Home
last modified time | relevance | path

Searched refs:GetSizeInBits (Results 1 – 13 of 13) sorted by relevance

/external/vixl/src/aarch64/
Doperands-aarch64.h95 int GetSizeInBits() const { in GetSizeInBits() function
100 return GetSizeInBits(); in size()
103 return GetSizeInBits(); in SizeInBits()
245 : CPURegister(other.GetCode(), other.GetSizeInBits(), other.GetType()) { in Register()
284 VIXL_ASSERT(other.GetSizeInBits() == size_in_bits); in FixedSizeRegister()
288 : Register(other.GetCode(), other.GetSizeInBits()) { in FixedSizeRegister()
290 VIXL_ASSERT(other.GetSizeInBits() == size_in_bits); in FixedSizeRegister()
295 return Register::IsValid() && (GetSizeInBits() == size_in_bits); in IsValid()
309 : CPURegister(other.GetCode(), other.GetSizeInBits(), other.GetType()), in VRegister()
557 size_(reg1.GetSizeInBits()),
[all …]
Dassembler-aarch64.cc626 VIXL_ASSERT(rd.GetSizeInBits() == rn.GetSizeInBits()); in lslv()
627 VIXL_ASSERT(rd.GetSizeInBits() == rm.GetSizeInBits()); in lslv()
635 VIXL_ASSERT(rd.GetSizeInBits() == rn.GetSizeInBits()); in lsrv()
636 VIXL_ASSERT(rd.GetSizeInBits() == rm.GetSizeInBits()); in lsrv()
644 VIXL_ASSERT(rd.GetSizeInBits() == rn.GetSizeInBits()); in asrv()
645 VIXL_ASSERT(rd.GetSizeInBits() == rm.GetSizeInBits()); in asrv()
653 VIXL_ASSERT(rd.GetSizeInBits() == rn.GetSizeInBits()); in rorv()
654 VIXL_ASSERT(rd.GetSizeInBits() == rm.GetSizeInBits()); in rorv()
664 VIXL_ASSERT(rd.GetSizeInBits() == rn.GetSizeInBits()); in bfm()
666 Emit(SF(rd) | BFM | N | ImmR(immr, rd.GetSizeInBits()) | in bfm()
[all …]
Dmacro-assembler-aarch64.cc444 unsigned reg_size = rd.GetSizeInBits(); in MoveImmediateHelper()
512 int reg_size = dst.GetSizeInBits(); in OneInstrMoveImmediateHelper()
813 unsigned reg_size = rd.GetSizeInBits(); in LogicalMacro()
893 VIXL_ASSERT(operand.GetRegister().GetSizeInBits() <= rd.GetSizeInBits()); in LogicalMacro()
1618 int reg_size = dst.GetSizeInBits(); in MoveImmediateForShiftedOp()
1665 VIXL_ASSERT(dst.GetSizeInBits() == src.GetSizeInBits()); in Move()
1666 VIXL_ASSERT(dst.GetSizeInBits() <= kXRegSize); in Move()
1667 int operand_size = static_cast<int>(dst.GetSizeInBits()); in Move()
1824 VIXL_ASSERT(rd.GetSizeInBits() == rn.GetSizeInBits()); in AddSubWithCarryMacro()
1839 VIXL_ASSERT(operand.GetRegister().GetSizeInBits() == rd.GetSizeInBits()); in AddSubWithCarryMacro()
[all …]
Dassembler-aarch64.h749 VIXL_ASSERT(lsb + width <= static_cast<unsigned>(rn.GetSizeInBits())); in bfi()
752 (rd.GetSizeInBits() - lsb) & (rd.GetSizeInBits() - 1), in bfi()
762 VIXL_ASSERT(lsb + width <= static_cast<unsigned>(rn.GetSizeInBits())); in bfxil()
774 VIXL_ASSERT(shift < static_cast<unsigned>(rd.GetSizeInBits())); in asr()
775 sbfm(rd, rn, shift, rd.GetSizeInBits() - 1); in asr()
784 VIXL_ASSERT(lsb + width <= static_cast<unsigned>(rn.GetSizeInBits())); in sbfiz()
787 (rd.GetSizeInBits() - lsb) & (rd.GetSizeInBits() - 1), in sbfiz()
797 VIXL_ASSERT(lsb + width <= static_cast<unsigned>(rn.GetSizeInBits())); in sbfx()
813 unsigned reg_size = rd.GetSizeInBits(); in lsl()
820 VIXL_ASSERT(shift < static_cast<unsigned>(rd.GetSizeInBits())); in lsr()
[all …]
Doperands-aarch64.cc499 VIXL_ASSERT(reg.GetSizeInBits() > static_cast<int>(kXRegSize)); in GenericOperand()
Dmacro-assembler-aarch64.h706 Mov(rd, (rd.GetSizeInBits() == kXRegSize) ? ~imm : (~imm & kWRegMask)); in Mvn()
3760 return AcquireRegisterOfSize(reg.GetSizeInBits()); in AcquireSameSizeAs()
3764 return AcquireVRegisterOfSize(reg.GetSizeInBits()); in AcquireSameSizeAs()
Ddisasm-aarch64.cc4732 switch (reg.GetSizeInBits()) { in AppendRegisterNameToOutput()
/external/vixl/src/aarch32/
Dinstructions-aarch32.h122 int GetSizeInBits() const { return (value_ & kSizeMask) >> kSizeShift; } in GetSizeInBits() function
124 return (GetType() == kNoRegister) ? 0 : (GetSizeInBits() / 8); in GetRegSizeInBytes()
126 bool Is64Bits() const { return GetSizeInBits() == 64; } in Is64Bits()
127 bool Is128Bits() const { return GetSizeInBits() == 128; } in Is128Bits()
620 switch (reg.GetSizeInBits()) { in RegisterToList()
/external/tensorflow/tensorflow/compiler/xla/service/llvm_ir/
Dllvm_util.h132 int GetSizeInBits(llvm::Type* type);
Dllvm_util.cc208 int GetSizeInBits(llvm::Type* type) { in GetSizeInBits() function
214 bits += GetSizeInBits(element_type); in GetSizeInBits()
/external/tensorflow/tensorflow/compiler/xla/service/gpu/
Dir_emitter.cc308 int element_size = llvm_ir::GetSizeInBits(element_type); in EmitAtomicOperationUsingCAS()
Dir_emitter_unnested.cc2756 int bit_width = llvm_ir::GetSizeInBits(element_type); in EmitFullWarpShuffleDownLoopForAllReduces()
/external/vixl/test/aarch64/
Dtest-disasm-aarch64.cc3451 v, VRegister((v.GetCode() + 1) % 32, v.GetSizeInBits(), v.GetLanes())
3453 VLIST2(v), VRegister((v.GetCode() + 2) % 32, v.GetSizeInBits(), v.GetLanes())
3455 VLIST3(v), VRegister((v.GetCode() + 3) % 32, v.GetSizeInBits(), v.GetLanes())