Home
last modified time | relevance | path

Searched refs:KS2_MAINPLLCTL0 (Results 1 – 2 of 2) sorted by relevance

/external/u-boot/arch/arm/mach-keystone/
Dclock.c28 [CORE_PLL] = {KS2_MAINPLLCTL0, KS2_MAINPLLCTL1},
289 tmp = __raw_readl(KS2_MAINPLLCTL0); in pll_freq_get()
/external/u-boot/arch/arm/mach-keystone/include/mach/
Dhardware.h175 #define KS2_MAINPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x350) macro