Searched refs:MCFSIM_DACR0 (Results 1 – 4 of 4) sorted by relevance
/external/u-boot/board/freescale/m5253evbe/ |
D | m5253evbe.c | 39 mbar_writeLong(MCFSIM_DACR0, 0x00002320); in dram_init() 47 mbar_writeLong(MCFSIM_DACR0, 0x00002328); in dram_init() 55 mbar_writeLong(MCFSIM_DACR0, in dram_init() 56 mbar_readLong(MCFSIM_DACR0) | 0x8000); in dram_init() 63 mbar_writeLong(MCFSIM_DACR0, in dram_init() 64 mbar_readLong(MCFSIM_DACR0) | 0x0040); in dram_init()
|
/external/u-boot/board/freescale/m5253demo/ |
D | m5253demo.c | 42 mbar_writeLong(MCFSIM_DACR0, 0x00003224); in dram_init() 51 mbar_writeLong(MCFSIM_DACR0, 0x0000322c); in dram_init() 61 mbar_writeLong(MCFSIM_DACR0, in dram_init() 62 mbar_readLong(MCFSIM_DACR0) | 0x8000); in dram_init() 69 mbar_writeLong(MCFSIM_DACR0, in dram_init() 70 mbar_readLong(MCFSIM_DACR0) | 0x0040); in dram_init()
|
/external/u-boot/board/freescale/m5249evb/ |
D | m5249evb.c | 68 mbar_writeLong(MCFSIM_DACR0, 0x00003324); in dram_init() 74 mbar_writeLong(MCFSIM_DACR0, 0x0000332c); /* Set DACR0[IP] (bit 3) */ in dram_init() 79 mbar_writeLong(MCFSIM_DACR0, 0x0000b324); /* Enable the refresh bit, DACR0[RE] (bit 15) */ in dram_init() 83 mbar_writeLong(MCFSIM_DACR0, 0x0000b364); /* Enable DACR0[IMRS] (bit 6); RE remains enabled */ in dram_init()
|
/external/u-boot/arch/m68k/include/asm/ |
D | m5249.h | 64 #define MCFSIM_DACR0 0x108 /* DRAM 0 Addr and Ctrl (r/w) */ macro
|