Home
last modified time | relevance | path

Searched refs:MSR (Results 1 – 25 of 119) sorted by relevance

12345

/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/
Dthumbv8m.s200 MSR PSP_NS, r2 label
204 MSR CONTROL_NS, r4 label
212 MSR MSPLIM,r8 label
214 MSR PSPLIM,r9 label
219 MSR PSPLIM_NS, r11 label
224 MSR FAULTMASK_NS, r14 label
231 MSR 146, r8 label
Dthumbv7m.s22 @ MSR
Dthumbv7em.s10 @ MSR
Dthumb2-mclass.s38 @ MSR
/external/llvm/test/MC/ARM/
Dthumbv8m.s200 MSR PSP_NS, r2 label
204 MSR CONTROL_NS, r4 label
212 MSR MSPLIM,r8 label
214 MSR PSPLIM,r9 label
220 MSR PSPLIM_NS, r11 label
229 MSR FAULTMASK_NS, r14 label
Dthumbv7m.s22 @ MSR
Dthumbv7em.s10 @ MSR
Dthumb2-mclass.s38 @ MSR
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/
Dinvalid-MSRi-arm.txt9 # A5.2.11 MSR (immediate), and hints & B6.1.6 MSR (immediate)
/external/syzkaller/executor/
Dkvm.S154 #define VMSET_LIMITED(FIELD, VAL, MSR) \ argument
155 mov $MSR, %rcx; \
/external/llvm/test/CodeGen/AArch64/
Dflags-multiuse.ll25 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
/external/google-breakpad/src/third_party/libdisasm/
DTODO22 * sysenter, sysexit as CALL types -- preceded by MSR writes
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AArch64/
Dflags-multiuse.ll28 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
/external/u-boot/doc/
DREADME.mpc85xx7 - MSR[DE] must be set
11 To maximize the time during which this requirement is met, U-Boot sets MSR[DE]
/external/swiftshader/third_party/LLVM/lib/Target/MBlaze/
DMBlazeInstrFormats.td193 // MSR instruction class in MBlaze : <|opcode|rd|imm15|>
195 class MSR<bits<6> op, bits<6> flags, dag outs, dag ins, string asmstr,
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/SystemZ/
Dint-mul-02.ll7 ; Check MSR.
133 ; Check that multiplications of spilled values can use MS rather than MSR.
/external/llvm/test/CodeGen/SystemZ/
Dint-mul-02.ll7 ; Check MSR.
133 ; Check that multiplications of spilled values can use MS rather than MSR.
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/
Dinvalid-armv7.txt246 # A5.2.11 MSR (immediate), and hints & B6.1.6 MSR (immediate)
506 # Undefined encodings for MSR/MRS (banked register)
Dthumb-MSR-MClass.txt39 # MSR
/external/swiftshader/third_party/LLVM/test/MC/ARM/
Dthumb2-mclass.s43 @ MSR
/external/llvm/test/CodeGen/ARM/
Dcopy-cpsr.ll26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
/external/llvm/test/MC/Disassembler/ARM/
Dthumb-MSR-MClass.txt39 # MSR
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/
Dcopy-cpsr.ll26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
/external/mesa3d/src/gallium/drivers/swr/rasterizer/common/
Disa.hpp68 bool MSR(void) { return CPU_Rep.f_1_EDX_[5]; } in MSR() function in InstructionSet
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/PowerPC/
DPPCInstrHTM.td90 // value of the MSR Transaction State (TS) bits that exist before the

12345