Home
last modified time | relevance | path

Searched refs:NewSR (Results 1 – 3 of 3) sorted by relevance

/external/llvm/lib/Target/Hexagon/
DHexagonExpandCondsets.cpp660 unsigned NewSR = 0; in split() local
665 NewSR = (DSR == Hexagon::subreg_loreg) ? Hexagon::subreg_hireg in split()
670 if ((MS1.isReg() && NewSR == MS1.getSubReg()) || in split()
671 (MS2.isReg() && NewSR == MS2.getSubReg())) in split()
678 .addReg(DR, RegState::Define, NewSR); in split()
DHexagonBitSimplify.cpp170 unsigned NewSR, MachineRegisterInfo &MRI);
172 unsigned NewR, unsigned NewSR, MachineRegisterInfo &MRI);
327 unsigned NewSR, MachineRegisterInfo &MRI) { in replaceRegWithSub() argument
336 I->setSubReg(NewSR); in replaceRegWithSub()
343 unsigned NewR, unsigned NewSR, MachineRegisterInfo &MRI) { in replaceSubWithSub() argument
354 I->setSubReg(NewSR); in replaceSubWithSub()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Hexagon/
DHexagonBitSimplify.cpp214 unsigned NewSR, MachineRegisterInfo &MRI);
216 unsigned NewR, unsigned NewSR, MachineRegisterInfo &MRI);
370 unsigned NewSR, MachineRegisterInfo &MRI) { in replaceRegWithSub() argument
374 if (hasTiedUse(OldR, MRI, NewSR)) in replaceRegWithSub()
381 I->setSubReg(NewSR); in replaceRegWithSub()
387 unsigned NewR, unsigned NewSR, MachineRegisterInfo &MRI) { in replaceSubWithSub() argument
391 if (OldSR != NewSR && hasTiedUse(OldR, MRI, NewSR)) in replaceSubWithSub()
400 I->setSubReg(NewSR); in replaceSubWithSub()