Home
last modified time | relevance | path

Searched refs:arg11 (Results 1 – 20 of 20) sorted by relevance

/external/swiftshader/third_party/subzero/crosstest/
Dtest_calling_conv.cpp50 int arg11 = 26; in caller_vlvilvfvdviv() local
55 arg11, arg12); in caller_vlvilvfvdviv()
81 v4f32 arg10, int arg11, v4f32 arg12) { in callee_vlvilvfvdviv() argument
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AMDGPU/
Dsi-scheduler.ll19 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
25 %i.i = extractelement <2 x i32> %arg11, i32 0
26 %j.i = extractelement <2 x i32> %arg11, i32 1
31 %i.i1 = extractelement <2 x i32> %arg11, i32 0
32 %j.i2 = extractelement <2 x i32> %arg11, i32 1
Dret.ll46 …, <2 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, float %arg10, float %arg11, float %arg12, flo…
71 …, <2 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, float %arg10, float %arg11, float %arg12, flo…
85 …, <2 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, float %arg10, float %arg11, float %arg12, flo…
104 …, <2 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, float %arg10, float %arg11, float %arg12, flo…
133 …, <2 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, float %arg10, float %arg11, float %arg12, flo…
162 …, <2 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, float %arg10, float %arg11, float %arg12, flo…
Dcallee-special-input-vgprs.ll243 i32 %arg8, i32 %arg9, i32 %arg10, i32 %arg11, i32 %arg12, i32 %arg13, i32 %arg14, i32 %arg15,
261 store volatile i32 %arg11, i32 addrspace(1)* undef
342 i32 %arg8, i32 %arg9, i32 %arg10, i32 %arg11, i32 %arg12, i32 %arg13, i32 %arg14, i32 %arg15,
347 i32 %arg8, i32 %arg9, i32 %arg10, i32 %arg11, i32 %arg12, i32 %arg13, i32 %arg14, i32 %arg15,
369 i32 %arg8, i32 %arg9, i32 %arg10, i32 %arg11, i32 %arg12, i32 %arg13, i32 %arg14, i32 %arg15,
387 store volatile i32 %arg11, i32 addrspace(1)* undef
493 i32 %arg8, i32 %arg9, i32 %arg10, i32 %arg11, i32 %arg12, i32 %arg13, i32 %arg14, i32 %arg15,
515 store volatile i32 %arg11, i32 addrspace(1)* undef
590 i32 %arg8, i32 %arg9, i32 %arg10, i32 %arg11, i32 %arg12, i32 %arg13, i32 %arg14, i32 %arg15,
612 store volatile i32 %arg11, i32 addrspace(1)* undef
Dllvm.AMDGPU.kill.ll23 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
Dsmrd.ll109 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
123 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
140 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
155 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
170 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
Dret_jump.ll25 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
76 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
Dsgpr-copy.ll7 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
31 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
171 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
224 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
288 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
324 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
Dschedule-kernel-arg-loads.ll26 i64 %arg8, i64 %arg9, i64 %arg10, i64 %arg11, i64 %arg12, i64 %arg13, i64 %arg14, i64 %arg15,
Dunigine-liveness-crash.ll12 …32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <3 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
Dsi-sgpr-spill.ll27 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
646 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
/external/v8/src/third_party/valgrind/
Dvalgrind.h1057 arg11) \ argument
1073 _argvec[11] = (unsigned long)(arg11); \
1099 arg11,arg12) \ argument
1115 _argvec[11] = (unsigned long)(arg11); \
1587 arg7,arg8,arg9,arg10,arg11) \ argument
1603 _argvec[11] = (unsigned long)(arg11); \
1631 arg7,arg8,arg9,arg10,arg11,arg12) \ argument
1647 _argvec[11] = (unsigned long)(arg11); \
2040 arg7,arg8,arg9,arg10,arg11) \ argument
2056 _argvec[11] = (unsigned long)arg11; \
[all …]
/external/libchrome/base/third_party/valgrind/
Dvalgrind.h1101 arg11) \ argument
1117 _argvec[11] = (unsigned long)(arg11); \
1143 arg11,arg12) \ argument
1159 _argvec[11] = (unsigned long)(arg11); \
1631 arg7,arg8,arg9,arg10,arg11) \ argument
1647 _argvec[11] = (unsigned long)(arg11); \
1675 arg7,arg8,arg9,arg10,arg11,arg12) \ argument
1691 _argvec[11] = (unsigned long)(arg11); \
2084 arg7,arg8,arg9,arg10,arg11) \ argument
2100 _argvec[11] = (unsigned long)arg11; \
[all …]
/external/llvm/test/CodeGen/AMDGPU/
Dsi-scheduler.ll19 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
25 %tmp25 = call float @llvm.SI.fs.interp(i32 0, i32 0, i32 %arg5, <2 x i32> %arg11)
26 %tmp26 = call float @llvm.SI.fs.interp(i32 1, i32 0, i32 %arg5, <2 x i32> %arg11)
Dsgpr-copy.ll14 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
38 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
159 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
230 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
294 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
324 …32> %arg7, <2 x i32> %arg8, <3 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, <2 x i32> %arg12,…
Dschedule-kernel-arg-loads.ll31 i64 %arg8, i64 %arg9, i64 %arg10, i64 %arg11, i64 %arg12, i64 %arg13, i64 %arg14, i64 %arg15,
Dsi-lod-bias.ll9 … x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, flo…
Dsi-sgpr-spill.ll25 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
675 …32> %arg7, <3 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, <2 x i32> %arg11, float %arg12, flo…
/external/llvm/test/Analysis/CFLAliasAnalysis/Steensgaard/
Dstratified-attrs-indexing.ll14 i32* %arg11, i32* %arg12, i32* %arg13, i32* %arg14, i32* %arg15,
/external/swiftshader/third_party/llvm-7.0/llvm/test/Analysis/CFLAliasAnalysis/Steensgaard/
Dstratified-attrs-indexing.ll14 i32* %arg11, i32* %arg12, i32* %arg13, i32* %arg14, i32* %arg15,