Home
last modified time | relevance | path

Searched refs:b1110 (Results 1 – 25 of 41) sorted by relevance

12

/external/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td100 def : DC<"CIVAC", 0b01, 0b011, 0b0111, 0b1110, 0b001>;
101 def : DC<"CISW", 0b01, 0b000, 0b0111, 0b1110, 0b010>;
316 def : ROSysReg<"DBGAUTHSTATUS_EL1", 0b10, 0b000, 0b0111, 0b1110, 0b110>;
361 def : ROSysReg<"CNTPCT_EL0", 0b11, 0b011, 0b1110, 0b0000, 0b001>;
362 def : ROSysReg<"CNTVCT_EL0", 0b11, 0b011, 0b1110, 0b0000, 0b010>;
380 def : ROSysReg<"TRCIDR6", 0b10, 0b001, 0b0000, 0b1110, 0b111>;
387 def : ROSysReg<"TRCAUTHSTATUS", 0b10, 0b001, 0b0111, 0b1110, 0b110>;
401 def : ROSysReg<"TRCCIDR2", 0b10, 0b001, 0b0111, 0b1110, 0b111>;
477 def : RWSysReg<"DBGBVR14_EL1", 0b10, 0b000, 0b0000, 0b1110, 0b100>;
493 def : RWSysReg<"DBGBCR14_EL1", 0b10, 0b000, 0b0000, 0b1110, 0b101>;
[all …]
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td102 def : DC<"CIVAC", 0b011, 0b0111, 0b1110, 0b001>;
103 def : DC<"CISW", 0b000, 0b0111, 0b1110, 0b010>;
474 def : ROSysReg<"DBGAUTHSTATUS_EL1", 0b10, 0b000, 0b0111, 0b1110, 0b110>;
525 def : ROSysReg<"CNTPCT_EL0", 0b11, 0b011, 0b1110, 0b0000, 0b001>;
526 def : ROSysReg<"CNTVCT_EL0", 0b11, 0b011, 0b1110, 0b0000, 0b010>;
544 def : ROSysReg<"TRCIDR6", 0b10, 0b001, 0b0000, 0b1110, 0b111>;
551 def : ROSysReg<"TRCAUTHSTATUS", 0b10, 0b001, 0b0111, 0b1110, 0b110>;
565 def : ROSysReg<"TRCCIDR2", 0b10, 0b001, 0b0111, 0b1110, 0b111>;
647 def : RWSysReg<"DBGBVR14_EL1", 0b10, 0b000, 0b0000, 0b1110, 0b100>;
663 def : RWSysReg<"DBGBCR14_EL1", 0b10, 0b000, 0b0000, 0b1110, 0b101>;
[all …]
DAArch64SVEInstrInfo.td263 def NORS_PPzPP : sve_int_pred_log<0b1110, "nors">;
293 defm LD1SB_H_IMM : sve_mem_cld_si<0b1110, "ld1sb", Z_h, ZPR16>;
339 defm LD1SB_H : sve_mem_cld_ss<0b1110, "ld1sb", Z_h, ZPR16, GPR64NoXZRshifted8>;
357 defm LDNF1SB_H_IMM : sve_mem_cldnf_si<0b1110, "ldnf1sb", Z_h, ZPR16>;
375 defm LDFF1SB_H : sve_mem_cldff_ss<0b1110, "ldff1sb", Z_h, ZPR16, GPR64shifted8>;
455 defm GLD1D : sve_mem_64b_gld_vi_64_ptrs<0b1110, "ld1d", uimm5s8>;
472 defm GLD1D : sve_mem_64b_gld_vs2_64_unscaled<0b1110, "ld1d">;
485 defm GLD1D : sve_mem_64b_gld_sv2_64_scaled<0b1110, "ld1d", ZPR64ExtLSL64>;
502 defm GLD1D : sve_mem_64b_gld_vs_32_unscaled<0b1110, "ld1d", ZPR64ExtSXTW8, ZPR64ExtUXTW8>;
515 defm GLD1D : sve_mem_64b_gld_sv_32_scaled<0b1110, "ld1d", ZPR64ExtSXTW64, ZPR64ExtUXTW64>;
/external/llvm/lib/Target/Hexagon/
DHexagonInstrInfoV3.td207 let IClass = 0b1110;
237 let IClass = 0b1110;
DHexagonInstrInfo.td612 let Inst{27-24} = 0b1110;
1741 defm loadrd: LD_Idxd <"memd", "LDrid", DoubleRegs, s11_3Ext, u6_3Ext, 0b1110>;
1938 defm loadrd : LD_PostInc <"memd", "LDrid", DoubleRegs, s4_3Imm, 0b1110>;
2022 def L2_loadrd_pr : T_load_pr <"memd", DoubleRegs, 0b1110, DoubleWordAccess>;
2094 def L2_loadrd_pcr : T_load_pcr <"memd", DoubleRegs, 0b1110>;
2180 def L2_loadrd_pci : T_load_pci <"memd", DoubleRegs, s4_3Imm, 0b1110>;
2276 def L2_loadrd_pbr : T_load_pbr <"memd", DoubleRegs, DoubleWordAccess, 0b1110>;
2324 let IClass = 0b1110;
2410 let IClass = 0b1110;
2411 let Inst{27-24} = 0b1110;
[all …]
DHexagonInstrInfoV5.td161 let IClass = 0b1110;
227 let IClass = 0b1110;
705 let IClass = 0b1110;
738 let IClass = 0b1110;
DHexagonIsetDx.td228 let Inst{12-9} = 0b1110;
674 let Inst{12-9} = 0b1110;
/external/llvm/lib/Target/Lanai/
DLanaiInstrFormats.td334 let Opcode = 0b1110;
362 let Opcode = 0b1110;
397 let Opcode = 0b1110;
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Lanai/
DLanaiInstrFormats.td334 let Opcode = 0b1110;
362 let Opcode = 0b1110;
397 let Opcode = 0b1110;
/external/llvm/lib/Target/Sparc/
DSparcInstrAliases.td281 defm : int_cond_alias<"pos", 0b1110>;
308 defm : fp_cond_alias<"ule", 0b1110>;
331 defm : cp_cond_alias<"013", 0b1110>;
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Sparc/
DSparcInstrAliases.td281 defm : int_cond_alias<"pos", 0b1110>;
308 defm : fp_cond_alias<"ule", 0b1110>;
331 defm : cp_cond_alias<"013", 0b1110>;
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMInstrThumb2.td1855 defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
1860 defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
2065 let Inst{25-22} = 0b1110;
3524 defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3525 defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3526 defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3527 defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3622 let Inst{27-24} = 0b1110;
3664 def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
3677 def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
[all …]
DARMInstrNEON.td994 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
1017 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
3494 def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
3665 def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
3667 def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
3678 def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3680 def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
3693 def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
3695 def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
3704 def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
[all …]
DARMInstrVFP.td799 def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
817 def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
835 def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
845 def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
/external/llvm/lib/Target/ARM/
DARMInstrNEON.td1517 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
1540 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
4280 def VMULLp8 : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
4282 def VMULLp64 : N3VLIntnp<0b00101, 0b10, 0b1110, 0, 0, NoItinerary,
4390 defm VQRDMLAHsl : N3VMulOpSL_HS<0b1110, IIC_VMACi16D, IIC_VMACi32D,
4714 def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
4716 def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
4718 def VCEQhd : N3VD<0,0,0b01,0b1110,0, IIC_VBIND, "vceq", "f16", v4i16, v4f16,
4721 def VCEQhq : N3VQ<0,0,0b01,0b1110,0, IIC_VBINQ, "vceq", "f16", v8i16, v8f16,
4734 def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
[all …]
DARMInstrThumb2.td2055 defm t2RSB : T2I_rbin_irs <0b1110, "rsb", sub>;
2270 let Inst{25-22} = 0b1110;
4009 defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4010 defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl imm:$cop, imm:$CRd, addrmode5:$addr)]…
4014 defm t2STC : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4015 defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl imm:$cop, imm:$CRd, addrmode5:$addr)]…
4153 let Inst{27-24} = 0b1110;
4193 def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
4215 def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
4239 def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs),
[all …]
DARMInstrVFP.td1553 def VTOSHH : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1001, 0,
1563 def VTOSLH : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1001, 1,
1573 def VTOSHS : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1010, 0,
1589 def VTOSLS : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1010, 1,
1605 def VTOSHD : AVConv1XInsD_Encode<0b11101, 0b11, 0b1110, 0b1011, 0,
1613 def VTOSLD : AVConv1XInsD_Encode<0b11101, 0b11, 0b1110, 0b1011, 1,
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/ARM/
DARMInstrNEON.td1566 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
1597 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
4371 def VMULLp8 : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
4373 def VMULLp64 : N3VLIntnp<0b00101, 0b10, 0b1110, 0, 0, NoItinerary,
4481 defm VQRDMLAHsl : N3VMulOpSL_HS<0b1110, IIC_VMACi16D, IIC_VMACi32D,
4988 def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
4990 def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
4992 def VCEQhd : N3VD<0,0,0b01,0b1110,0, IIC_VBIND, "vceq", "f16", v4i16, v4f16,
4995 def VCEQhq : N3VQ<0,0,0b01,0b1110,0, IIC_VBINQ, "vceq", "f16", v8i16, v8f16,
5008 def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
[all …]
DARMInstrThumb2.td2114 defm t2RSB : T2I_rbin_irs <0b1110, "rsb", sub>;
4000 defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4001 defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl imm:$cop, imm:$CRd, addrmode5:$addr)]…
4005 defm t2STC : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
4006 defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl imm:$cop, imm:$CRd, addrmode5:$addr)]…
4145 let Inst{27-24} = 0b1110;
4189 def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
4211 def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
4235 def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs),
4249 def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1, (outs GPR:$Rt, GPR:$Rt2),
[all …]
DARMInstrVFP.td1642 def VTOSHH : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1001, 0,
1654 def VTOSLH : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1001, 1,
1666 def VTOSHS : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1010, 0,
1683 def VTOSLS : AVConv1XInsS_Encode<0b11101, 0b11, 0b1110, 0b1010, 1,
1699 def VTOSHD : AVConv1XInsD_Encode<0b11101, 0b11, 0b1110, 0b1011, 0,
1709 def VTOSLD : AVConv1XInsD_Encode<0b11101, 0b11, 0b1110, 0b1011, 1,
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Mips/
DMipsMSAInstrFormats.td37 let Inst{22-19} = 0b1110;
/external/llvm/lib/Target/Mips/
DMipsMSAInstrFormats.td36 let Inst{22-19} = 0b1110;
DMicroMips64r6InstrInfo.td65 class LWU_MM64R6_ENC : POOL32C_2R_OFFSET12_FM_MMR6<"lwu", 0b1110>;
DMipsMSAInstrInfo.td711 class FMAX_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011011>;
712 class FMAX_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011011>;
744 class FSLE_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011010>;
745 class FSLE_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011010>;
927 class MSUBR_Q_H_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011100>;
928 class MSUBR_Q_W_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011100>;
/external/deqp/external/vulkancts/modules/vulkan/conditional_rendering/
DvktConditionalDrawAndClearTests.cpp141 b1110 = 0xE, enumerator
149 { true, false, false, b0001, b0001, b1110, false, NONE },

12