Home
last modified time | relevance | path

Searched refs:cscmr1 (Results 1 – 15 of 15) sorted by relevance

/external/u-boot/arch/arm/mach-imx/mx5/
Dclock.c77 clrsetbits_le32(&mxc_ccm->cscmr1, in set_usboh3_clk()
120 clrbits_le32(&mxc_ccm->cscmr1, MXC_CCM_CSCMR1_USB_PHY_CLK_SEL); in set_usb_phy_clk()
351 reg = readl(&mxc_ccm->cscmr1); in get_uart_clk()
369 u32 cscmr1 = readl(&mxc_ccm->cscmr1); in imx_get_cspiclk() local
374 clk_sel = MXC_CCM_CSCMR1_CSPI_CLK_SEL_RD(cscmr1); in imx_get_cspiclk()
386 u32 cscmr1 = readl(&mxc_ccm->cscmr1); in get_esdhc_clk() local
391 clk_sel = MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_RD(cscmr1); in get_esdhc_clk()
396 clk_sel = MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_RD(cscmr1); in get_esdhc_clk()
401 if (cscmr1 & MXC_CCM_CSCMR1_ESDHC3_CLK_SEL) in get_esdhc_clk()
406 if (cscmr1 & MXC_CCM_CSCMR1_ESDHC4_CLK_SEL) in get_esdhc_clk()
/external/u-boot/arch/arm/mach-imx/mx6/
Dclock.c385 reg = __raw_readl(&imx_ccm->cscmr1); in get_ipg_per_clk()
453 u32 emi_clk_sel, emi_slow_podf, cscmr1, root_freq = 0; in get_emi_slow_clk() local
455 cscmr1 = __raw_readl(&imx_ccm->cscmr1); in get_emi_slow_clk()
456 emi_clk_sel = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK; in get_emi_slow_clk()
458 emi_slow_podf = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK; in get_emi_slow_clk()
738 clrsetbits_le32(&imx_ccm->cscmr1, in mxs_set_lcdclk()
760 clrsetbits_le32(&imx_ccm->cscmr1, in mxs_set_lcdclk()
866 reg = readl(&imx_ccm->cscmr1); in enable_qspi_clk()
871 writel(reg, &imx_ccm->cscmr1); in enable_qspi_clk()
984 u32 cscmr1 = __raw_readl(&imx_ccm->cscmr1); in get_usdhc_clk() local
[all …]
Dsoc.c436 setbits_le32(&ccm->cscmr1, MXC_CCM_CSCMR1_PER_CLK_SEL_MASK); in arch_cpu_init()
/external/u-boot/board/freescale/mx6sabreauto/
Dmx6sabreauto.c264 int cscmr1, ccgr6; in eim_clk_setup() local
277 cscmr1 = readl(&imx_ccm->cscmr1); in eim_clk_setup()
278 cscmr1 &= ~(MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK | in eim_clk_setup()
280 cscmr1 |= (1 << MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET); in eim_clk_setup()
281 writel(cscmr1, &imx_ccm->cscmr1); in eim_clk_setup()
/external/u-boot/board/toradex/colibri_vf/
Ddcu.c19 clrbits_le32(&ccm->cscmr1, CCM_CSCMR1_DCU0_CLK_SEL); in dcu_set_pixel_clock()
Dcolibri_vf.c465 clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK, in clock_init()
/external/u-boot/board/engicam/imx6ul/
Dimx6ul.c68 clrbits_le32(&mxc_ccm->cscmr1, in setup_gpmi_nand()
/external/u-boot/arch/arm/include/asm/arch-vf610/
Dcrm_regs.h19 u32 cscmr1; member
/external/u-boot/arch/arm/cpu/armv7/vf610/
Dgeneric.c141 ccm_cscmr1 = readl(&ccm->cscmr1); in get_sdhc_clk()
/external/u-boot/board/freescale/vf610twr/
Dvf610twr.c313 clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK, in clock_init()
/external/u-boot/arch/arm/lib/
Dasm-offsets.c159 DEFINE(CLKCTL_CSCMR1, offsetof(struct clkctl, cscmr1)); in main()
/external/u-boot/arch/arm/include/asm/arch-mx5/
Dimx-regs.h308 u32 cscmr1; member
Dcrm_regs.h36 u32 cscmr1; member
/external/u-boot/board/phytec/pcm052/
Dpcm052.c507 clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK, in clock_init()
/external/u-boot/arch/arm/include/asm/arch-mx6/
Dcrm_regs.h29 u32 cscmr1; member