Searched refs:divp (Results 1 – 8 of 8) sorted by relevance
/external/u-boot/arch/arm/include/asm/arch-tegra/ |
D | clock.h | 62 u32 divp, u32 cpcon, u32 lfcon); 89 u32 *divp, u32 *cpcon, u32 *lfcon);
|
D | warmboot.h | 75 u32 divp:3; member
|
/external/u-boot/arch/arm/mach-tegra/tegra20/ |
D | warmboot.c | 153 u32 divm, divn, divp, cpcon, lfcon; in warmboot_save_sdram_params() local 155 if (clock_ll_read_pll(CLOCK_ID_MEMORY, &divm, &divn, &divp, in warmboot_save_sdram_params() 160 scratch2.pllm_base_divp = divp; in warmboot_save_sdram_params()
|
D | warmboot_avp.c | 172 pllx_base.divp = scratch3.pllx_base_divp; in wb_start()
|
/external/u-boot/arch/arm/mach-tegra/ |
D | clock.c | 90 u32 *divp, u32 *cpcon, u32 *lfcon) in clock_ll_read_pll() argument 104 *divp = (data >> pllinfo->p_shift) & pllinfo->p_mask; in clock_ll_read_pll() 114 u32 divp, u32 cpcon, u32 lfcon) in clock_start_pll() argument 148 data |= divp << pllinfo->p_shift; in clock_start_pll()
|
D | cpu.c | 171 u32 divp, u32 cpcon) in pllx_set_rate() argument 188 reg |= (divn << pllinfo->n_shift) | (divp << pllinfo->p_shift); in pllx_set_rate()
|
/external/u-boot/drivers/clk/ |
D | clk_stm32h7.c | 322 u8 divp; member 335 .divp = 2, 399 pll1divr |= (sys_pll_psc.divp - 1) << RCC_PLL1DIVR_DIVP1_SHIFT; in configure_clocks()
|
/external/u-boot/arch/arm/mach-tegra/tegra124/ |
D | clock.c | 1066 u32 divm, divn, divp, cpcon; in clock_set_display_rate() local 1074 for (divp = 0, vco = frequency; vco < min_vco && divp < max_p; divp++) in clock_set_display_rate() 1083 best_p = divp; in clock_set_display_rate()
|