/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/ |
D | LiveRegUnits.cpp | 56 removeRegsNotPreserved(O->getRegMask()); in stepBackward() 81 addRegsInMask(O->getRegMask()); in accumulate()
|
D | DeadMachineInstructionElim.cpp | 153 LivePhysRegs.clearBitsNotInMask(MO.getRegMask()); in runOnMachineFunction()
|
D | MachineOperand.cpp | 295 const uint32_t *RegMask = getRegMask(); in isIdenticalTo() 296 const uint32_t *OtherRegMask = Other.getRegMask(); in isIdenticalTo() 359 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); in hash_value() 854 if (getRegMask()[MaskWord] & (1 << MaskBit)) { in print()
|
D | LivePhysRegs.cpp | 114 MachineOperand::clobbersPhysReg(Reg.second->getRegMask(), Reg.first)) in stepForward()
|
D | MIRPrinter.cpp | 782 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask()); in print() 786 printCustomRegMask(Op.getRegMask(), OS, TRI); in print()
|
D | VirtRegMap.cpp | 515 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask()); in rewrite()
|
D | RegisterScavenging.cpp | 330 Candidates.clearBitsNotInMask(MO.getRegMask()); in findSurvivorReg()
|
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/CodeGen/ |
D | LiveRegUnits.h | 54 ModifiedRegUnits.addRegsInMask(O->getRegMask()); in accumulateUsedDefed()
|
D | MachineOperand.h | 609 return clobbersPhysReg(getRegMask(), PhysReg); in clobbersPhysReg() 614 const uint32_t *getRegMask() const { in getRegMask() function
|
/external/llvm/lib/CodeGen/ |
D | DeadMachineInstructionElim.cpp | 157 LivePhysRegs.clearBitsNotInMask(MO.getRegMask()); in runOnMachineFunction()
|
D | MachineInstr.cpp | 252 return getRegMask() == Other.getRegMask(); in isIdenticalTo() 296 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); in hash_value() 430 if (getRegMask()[MaskWord] & (1 << MaskBit)) { in print()
|
D | VirtRegMap.cpp | 394 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask()); in rewrite()
|
D | RegisterScavenging.cpp | 299 Candidates.clearBitsNotInMask(MO.getRegMask()); in findSurvivorReg()
|
/external/llvm/include/llvm/CodeGen/ |
D | MachineOperand.h | 483 return clobbersPhysReg(getRegMask(), PhysReg); in clobbersPhysReg() 488 const uint32_t *getRegMask() const { in getRegMask() function
|
/external/llvm/lib/CodeGen/AsmPrinter/ |
D | DbgValueHistoryCalculator.cpp | 172 Regs.setBitsNotInMask(MO.getRegMask()); in collectChangingRegs()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Hexagon/ |
D | RDFDeadCode.cpp | 70 const uint32_t *BM = Op.getRegMask(); in isLiveInstr()
|
D | RDFRegisters.cpp | 82 RegMasks.insert(Op.getRegMask()); in PhysicalRegisterInfo()
|
D | HexagonBlockRanges.cpp | 354 const uint32_t *BM = Op.getRegMask(); in computeInitialLiveRanges()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/AsmPrinter/ |
D | DbgValueHistoryCalculator.cpp | 183 Regs.setBitsNotInMask(MO.getRegMask()); in collectChangingRegs()
|
/external/swiftshader/third_party/llvm-7.0/llvm/unittests/CodeGen/ |
D | MachineOperandTest.cpp | 55 ASSERT_TRUE(MO.getRegMask() == &Dummy); in TEST()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/ |
D | AArch64CollectLOH.cpp | 463 const uint32_t *RegMask = MO.getRegMask(); in handleNormalInst()
|
/external/llvm/lib/Target/SystemZ/ |
D | SystemZElimCompare.cpp | 424 RegMask = MBBI->getOperand(2).getRegMask(); in fuseCompareOperations()
|
/external/llvm/lib/CodeGen/MIRParser/ |
D | MIParser.cpp | 217 const uint32_t *getRegMask(StringRef Identifier); 1519 if (const auto *RegMask = getRegMask(Token.stringValue())) { in parseMachineOperand() 1901 const uint32_t *MIParser::getRegMask(StringRef Identifier) { in getRegMask() function in MIParser
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64A57FPLoadBalancing.cpp | 516 AvailableRegs.clearBitsNotInMask(J.getRegMask()); in scavengeRegister()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/SystemZ/ |
D | SystemZElimCompare.cpp | 545 RegMask = MBBI->getOperand(2).getRegMask(); in fuseCompareOperations()
|