Searched refs:gur_in32 (Results 1 – 12 of 12) sorted by relevance
36 #define gur_in32(a) in_le32(a) macro38 #define gur_in32(a) in_be32(a) macro54 val = gur_in32(&gur->rcwsr[RCW_SB_EN_REG_INDEX - 1]) & RCW_SB_EN_MASK; in fsl_check_boot_mode_secure()61 val = gur_in32(&gur->pordevsr2) & MPC85xx_PORDEVSR2_SBC_MASK; in fsl_check_boot_mode_secure()
43 svr = gur_in32(&gur->svr); in cpu_name()100 svr = gur_in32(&gur->svr); in fix_pcie_mmu_map()290 type = gur_in32(&gur->tp_ityp[idx]); in initiator_type()306 cluster = gur_in32(&gur->tp_cluster[i].lower); in cpu_pos_mask()327 cluster = gur_in32(&gur->tp_cluster[i].lower); in cpu_mask()360 cluster = gur_in32(&gur->tp_cluster[i].lower); in fsl_qoriq_core_to_cluster()384 cluster = gur_in32(&gur->tp_cluster[i].lower); in fsl_qoriq_core_to_type()404 return gur_in32(&gur->svr); in get_svr()415 u32 type, rcw, svr = gur_in32(&gur->svr); in print_cpuinfo()456 rcw = gur_in32(&gur->rcwsr[i]); in print_cpuinfo()
87 sys_info->freq_systembus *= (gur_in32(&gur->rcwsr[0]) >> in get_sys_info()90 sys_info->freq_ddrbus *= (gur_in32(&gur->rcwsr[0]) >> in get_sys_info()95 sys_info->freq_ddrbus2 *= (gur_in32(&gur->rcwsr[0]) >> in get_sys_info()
73 cfg = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS1_REGSR - 1]); in serdes_get_first_lane()80 cfg = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS2_REGSR - 1]); in serdes_get_first_lane()116 cfg = gur_in32(&gur->rcwsr[rcwsr - 1]) & sd_prctl_mask; in serdes_init()338 u32 cfg_rcwsrds1 = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS1_REGSR - 1]); in setup_serdes_volt()342 u32 cfg_rcwsrds2 = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS2_REGSR - 1]); in setup_serdes_volt()
42 u32 cfg = gur_in32(&gur->rcwsr[4]); in serdes_get_first_lane()78 u32 cfg = gur_in32(&gur->rcwsr[4]) & in get_serdes_protocol()111 cfg = gur_in32(&gur->rcwsr[4]) & sd_prctl_mask; in serdes_init()148 u32 cfg_rcw4 = gur_in32(&gur->rcwsr[4]); in setup_serdes_volt()149 u32 cfg_rcw5 = gur_in32(&gur->rcwsr[5]); in setup_serdes_volt()
65 sys_info->freq_systembus *= (gur_in32(&gur->rcwsr[0]) >> in get_sys_info()72 sys_info->freq_ddrbus *= (gur_in32(&gur->rcwsr[0]) >> in get_sys_info()
174 val = gur_in32(&gur->svr); in fdt_fixup_gic()356 rev = gur_in32(&gur->svr); in fdt_fixup_msi()407 unsigned int svr = gur_in32(&gur->svr); in ft_cpu_setup()
62 while (gur_in32(&gur->scratchrw[6]) != 0) in wake_secondary_core_n()103 svr = gur_in32(&gur->svr); in fsl_layerscape_wake_seconday_cores()
31 u32 svr = gur_in32(&gur->svr); in soc_has_dp_ddr()45 u32 svr = gur_in32(&gur->svr); in soc_has_aiop()428 u32 rstrqmr1 = gur_in32(&gur->rstrqmr1); in erratum_a009929()
96 ec = gur_in32(&gur->rcwsr[FSL_CHASSIS3_EC1_REGSR - 1]) in fsl_rgmii_init()105 ec = gur_in32(&gur->rcwsr[FSL_CHASSIS3_EC2_REGSR - 1]) in fsl_rgmii_init()
21 #define gur_in32(a) in_le32(a) macro24 #define gur_in32(a) in_be32(a) macro
254 u32 svr = gur_in32(&gur->svr); in misc_init_r()