Home
last modified time | relevance | path

Searched refs:mv_xor_state_get (Results 1 – 7 of 7) sorted by relevance

/external/u-boot/drivers/ddr/marvell/a38x/
Dxor.c176 if (MV_ACTIVE == mv_xor_state_get(chan)) in mv_xor_mem_init()
241 enum mv_state mv_xor_state_get(u32 chan) in mv_xor_state_get() function
300 state = mv_xor_state_get(chan); in mv_xor_command_set()
357 while (mv_xor_state_get(0) != MV_IDLE) in ddr3_new_tip_ecc_scrub()
405 if (mv_xor_state_get(chan) == MV_ACTIVE) { in mv_xor_transfer()
Dxor.h82 enum mv_state mv_xor_state_get(u32 chan);
/external/u-boot/drivers/ddr/marvell/axp/
Dxor.c163 if (MV_ACTIVE == mv_xor_state_get(chan)) in mv_xor_mem_init()
250 if (MV_ACTIVE == mv_xor_state_get(chan)) { in mv_xor_transfer()
340 int mv_xor_state_get(u32 chan) in mv_xor_state_get() function
400 state = mv_xor_state_get(chan); in mv_xor_cmd_set()
Dxor.h63 int mv_xor_state_get(u32 chan);
Dddr3_sdram.c62 while (mv_xor_state_get(chan) != MV_IDLE) { in xor_waiton_eng()
501 while (mv_xor_state_get(chan) != MV_IDLE) in ddr3_dram_sram_burst()
Dddr3_hw_training.c461 while (mv_xor_state_get(0) != MV_IDLE) in ddr3_hw_training()
963 while (mv_xor_state_get(0) != MV_IDLE) in ddr3_training_suspend_resume()
/external/u-boot/arch/arm/mach-mvebu/
Ddram.c200 while (mv_xor_state_get(SCRB_XOR_CHAN) != MV_IDLE) in dram_ecc_scrubbing()