/external/llvm/test/MC/AArch64/ |
D | arm64-crypto.s | 16 sha1h s0, s1 32 ; CHECK: sha1h s0, s1 ; encoding: [0x20,0x08,0x28,0x5e] 53 sha1h s30, s0 64 ; CHECK: sha1h s30, s0 ; encoding: [0x1e,0x08,0x28,0x5e]
|
D | neon-crypto.s | 22 sha1h s0, s1
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/AArch64/ |
D | arm64-crypto.s | 17 sha1h s0, s1 33 ; CHECK: sha1h s0, s1 ; encoding: [0x20,0x08,0x28,0x5e] 54 sha1h s30, s0 65 ; CHECK: sha1h s30, s0 ; encoding: [0x1e,0x08,0x28,0x5e]
|
D | nofp-crypto-diagnostic.s | 4 sha1h s0, s1
|
D | directive-cpu.s | 32 sha1h s0, s1 label
|
D | neon-crypto.s | 22 sha1h s0, s1
|
D | directive-cpu-err.s | 53 sha1h s0, s1
|
/external/llvm/test/MC/ARM/ |
D | thumb-neon-crypto.s | 12 sha1h.32 q0, q1 13 @ CHECK: sha1h.32 q0, q1 @ encoding: [0xb9,0xff,0xc2,0x02]
|
D | neon-crypto.s | 17 sha1h.32 q0, q1 20 @ CHECK: sha1h.32 q0, q1 @ encoding: [0xc2,0x02,0xb9,0xf3]
|
D | directive-arch_extension-crypto.s | 31 sha1h.32 q0, q1 77 sha1h.32 q0, q1
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/ |
D | thumb-neon-crypto.s | 12 sha1h.32 q0, q1 13 @ CHECK: sha1h.32 q0, q1 @ encoding: [0xb9,0xff,0xc2,0x02]
|
D | neon-crypto.s | 17 sha1h.32 q0, q1 20 @ CHECK: sha1h.32 q0, q1 @ encoding: [0xc2,0x02,0xb9,0xf3]
|
D | directive-arch_extension-crypto.s | 31 sha1h.32 q0, q1 77 sha1h.32 q0, q1
|
/external/llvm/test/CodeGen/ARM/ |
D | intrinsics-crypto.ll | 22 %resscalar = call i32 @llvm.arm.neon.sha1h(i32 %scalar) 24 ; CHECK: sha1h.32 q{{[0-9]+}}, q{{[0-9]+}} 50 declare i32 @llvm.arm.neon.sha1h(i32)
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/ |
D | intrinsics-crypto.ll | 22 %resscalar = call i32 @llvm.arm.neon.sha1h(i32 %scalar) 24 ; CHECK: sha1h.32 q{{[0-9]+}}, q{{[0-9]+}} 50 declare i32 @llvm.arm.neon.sha1h(i32)
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/AArch64/ |
D | arm64-crypto.txt | 30 # CHECK: sha1h s0, s1 45 # CHECK-APPLE: sha1h s0, s1
|
/external/llvm/test/MC/Disassembler/AArch64/ |
D | arm64-crypto.txt | 30 # CHECK: sha1h s0, s1 45 # CHECK-APPLE: sha1h s0, s1
|
/external/boringssl/ios-arm/crypto/fipsmodule/ |
D | sha1-armv4-large.S | 1405 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 0 1409 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 1 1414 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 2 1419 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 3 1424 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 4 1429 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 5 1434 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 6 1439 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 7 1444 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 8 1449 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 9 [all …]
|
/external/boringssl/linux-arm/crypto/fipsmodule/ |
D | sha1-armv4-large.S | 1400 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 0 1404 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 1 1409 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 2 1414 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 3 1419 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 4 1424 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 5 1429 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 6 1434 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 7 1439 INST(0xc0,0x62,0xb9,0xf3) @ sha1h q3,q0 @ 8 1444 INST(0xc0,0x42,0xb9,0xf3) @ sha1h q2,q0 @ 9 [all …]
|
/external/capstone/suite/MC/ARM/ |
D | thumb-neon-crypto.s.cs | 6 0xb9,0xff,0xc2,0x02 = sha1h.32 q0, q1
|
D | neon-crypto.s.cs | 6 0xc2,0x02,0xb9,0xf3 = sha1h.32 q0, q1
|
/external/capstone/suite/MC/AArch64/ |
D | neon-crypto.s.cs | 6 0x20,0x08,0x28,0x5e = sha1h s0, s1
|
/external/llvm/test/CodeGen/AArch64/ |
D | arm64-crypto.ll | 39 declare i32 @llvm.aarch64.crypto.sha1h(i32 %hash_e) 83 ; CHECK: sha1h [[RES:s[0-9]+]], [[HASH_E]] 85 %res = call i32 @llvm.aarch64.crypto.sha1h(i32 %hash_e)
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AArch64/ |
D | arm64-crypto.ll | 39 declare i32 @llvm.aarch64.crypto.sha1h(i32 %hash_e) 83 ; CHECK: sha1h [[RES:s[0-9]+]], [[HASH_E]] 85 %res = call i32 @llvm.aarch64.crypto.sha1h(i32 %hash_e)
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/ |
D | neon-crypto.txt | 13 # CHECK: sha1h.32 q0, q1
|