Home
last modified time | relevance | path

Searched refs:subhn2 (Results 1 – 25 of 28) sorted by relevance

12

/external/llvm/test/CodeGen/AArch64/
Darm64-vsub.ll33 ;CHECK-NEXT: subhn2.16b
43 ;CHECK-NEXT: subhn2.8h
53 ;CHECK-NEXT: subhn2.4s
Darm64-vadd.ll909 ;CHECK: subhn2.16b
921 ;CHECK: subhn2.8h
933 ;CHECK: subhn2.4s
Darm64-neon-3vdiff.ll871 ; CHECK: subhn2 {{v[0-9]+}}.16b, {{v[0-9]+}}.8h, {{v[0-9]+}}.8h
885 ; CHECK: subhn2 {{v[0-9]+}}.8h, {{v[0-9]+}}.4s, {{v[0-9]+}}.4s
899 ; CHECK: subhn2 {{v[0-9]+}}.4s, {{v[0-9]+}}.2d, {{v[0-9]+}}.2d
913 ; CHECK: subhn2 {{v[0-9]+}}.16b, {{v[0-9]+}}.8h, {{v[0-9]+}}.8h
927 ; CHECK: subhn2 {{v[0-9]+}}.8h, {{v[0-9]+}}.4s, {{v[0-9]+}}.4s
941 ; CHECK: subhn2 {{v[0-9]+}}.4s, {{v[0-9]+}}.2d, {{v[0-9]+}}.2d
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AArch64/
Darm64-vsub.ll33 ;CHECK-NEXT: subhn2.16b
43 ;CHECK-NEXT: subhn2.8h
53 ;CHECK-NEXT: subhn2.4s
Darm64-vadd.ll909 ;CHECK: subhn2.16b
921 ;CHECK: subhn2.8h
933 ;CHECK: subhn2.4s
Darm64-neon-3vdiff.ll871 ; CHECK: subhn2 {{v[0-9]+}}.16b, {{v[0-9]+}}.8h, {{v[0-9]+}}.8h
885 ; CHECK: subhn2 {{v[0-9]+}}.8h, {{v[0-9]+}}.4s, {{v[0-9]+}}.4s
899 ; CHECK: subhn2 {{v[0-9]+}}.4s, {{v[0-9]+}}.2d, {{v[0-9]+}}.2d
913 ; CHECK: subhn2 {{v[0-9]+}}.16b, {{v[0-9]+}}.8h, {{v[0-9]+}}.8h
927 ; CHECK: subhn2 {{v[0-9]+}}.8h, {{v[0-9]+}}.4s, {{v[0-9]+}}.4s
941 ; CHECK: subhn2 {{v[0-9]+}}.4s, {{v[0-9]+}}.2d, {{v[0-9]+}}.2d
/external/v8/src/arm64/
Dmacro-assembler-arm64.h468 V(subhn2, Subhn2) \
Dsimulator-arm64.h1838 V(subhn2) \
Dassembler-arm64.h1934 void subhn2(const VRegister& vd, const VRegister& vn, const VRegister& vm);
Dsimulator-arm64.cc4130 subhn2(vf, rd, rn, rm); in VisitNEON3Different()
Dsimulator-logic-arm64.cc2800 LogicVRegister Simulator::subhn2(VectorFormat vform, LogicVRegister dst, in subhn2() function in v8::internal::Simulator
Dassembler-arm64.cc1908 V(subhn2, NEON_SUBHN2, vd.IsQ()) \
/external/vixl/test/test-trace-reference/
Dlog-disasm-colour1778 0x~~~~~~~~~~~~~~~~ 4e2960cb subhn2 v11.16b, v6.8h, v9.8h
1779 0x~~~~~~~~~~~~~~~~ 4eb86259 subhn2 v25.4s, v18.2d, v24.2d
1780 0x~~~~~~~~~~~~~~~~ 4e6162b4 subhn2 v20.8h, v21.4s, v1.4s
Dlog-disasm1778 0x~~~~~~~~~~~~~~~~ 4e2960cb subhn2 v11.16b, v6.8h, v9.8h
1779 0x~~~~~~~~~~~~~~~~ 4eb86259 subhn2 v25.4s, v18.2d, v24.2d
1780 0x~~~~~~~~~~~~~~~~ 4e6162b4 subhn2 v20.8h, v21.4s, v1.4s
Dlog-cpufeatures-custom1777 0x~~~~~~~~~~~~~~~~ 4e2960cb subhn2 v11.16b, v6.8h, v9.8h ### {NEON} ###
1778 0x~~~~~~~~~~~~~~~~ 4eb86259 subhn2 v25.4s, v18.2d, v24.2d ### {NEON} ###
1779 0x~~~~~~~~~~~~~~~~ 4e6162b4 subhn2 v20.8h, v21.4s, v1.4s ### {NEON} ###
Dlog-cpufeatures1777 0x~~~~~~~~~~~~~~~~ 4e2960cb subhn2 v11.16b, v6.8h, v9.8h // Needs: NEON
1778 0x~~~~~~~~~~~~~~~~ 4eb86259 subhn2 v25.4s, v18.2d, v24.2d // Needs: NEON
1779 0x~~~~~~~~~~~~~~~~ 4e6162b4 subhn2 v20.8h, v21.4s, v1.4s // Needs: NEON
Dlog-cpufeatures-colour1777 0x~~~~~~~~~~~~~~~~ 4e2960cb subhn2 v11.16b, v6.8h, v9.8h NEON
1778 0x~~~~~~~~~~~~~~~~ 4eb86259 subhn2 v25.4s, v18.2d, v24.2d NEON
1779 0x~~~~~~~~~~~~~~~~ 4e6162b4 subhn2 v20.8h, v21.4s, v1.4s NEON
Dlog-all4859 0x~~~~~~~~~~~~~~~~ 4e2960cb subhn2 v11.16b, v6.8h, v9.8h
4861 0x~~~~~~~~~~~~~~~~ 4eb86259 subhn2 v25.4s, v18.2d, v24.2d
4863 0x~~~~~~~~~~~~~~~~ 4e6162b4 subhn2 v20.8h, v21.4s, v1.4s
/external/vixl/test/aarch64/
Dtest-trace-aarch64.cc2115 __ subhn2(v11.V16B(), v6.V8H(), v9.V8H()); in GenerateTestSequenceNEON() local
2116 __ subhn2(v25.V4S(), v18.V2D(), v24.V2D()); in GenerateTestSequenceNEON() local
2117 __ subhn2(v20.V8H(), v21.V4S(), v1.V4S()); in GenerateTestSequenceNEON() local
Dtest-cpu-features-aarch64.cc2354 TEST_NEON(subhn2_0, subhn2(v0.V16B(), v1.V8H(), v2.V8H()))
2355 TEST_NEON(subhn2_1, subhn2(v0.V8H(), v1.V4S(), v2.V4S()))
2356 TEST_NEON(subhn2_2, subhn2(v0.V4S(), v1.V2D(), v2.V2D()))
/external/vixl/src/aarch64/
Dsimulator-aarch64.h2752 V(subhn2) \
Dassembler-aarch64.h3373 void subhn2(const VRegister& vd, const VRegister& vn, const VRegister& vm);
Dmacro-assembler-aarch64.h2623 V(subhn2, Subhn2) \
Dsimulator-aarch64.cc4659 subhn2(vf, rd, rn, rm); in VisitNEON3Different()
/external/vixl/doc/aarch64/
Dsupported-instructions-aarch64.md3598 void subhn2(const VRegister& vd, const VRegister& vn, const VRegister& vm)

12