/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/AMDGPU/ |
D | vop3-modifiers.s | 151 v_add_f32_e64 v0, -2, s0 label 154 v_add_f32_e64 v0, -16, s0 label 157 v_add_f32_e64 v0, -0.5, s0 label 160 v_add_f32_e64 v0, -1.0, s0 label 163 v_add_f32_e64 v0, -2.0, s0 label 166 v_add_f32_e64 v0, -4.0, s0 label 169 v_add_f32_e64 v0, 0x3e22f983, s0 label 172 v_add_f32_e64 v0, neg(0x3e22f983), s0 label
|
D | vop-err.s | 247 v_add_f32_e64 v0, s0, s1 label 250 v_add_f32_e64 v0, s0, flat_scratch_lo label 253 v_add_f32_e64 v0, flat_scratch_hi, s1 label 256 v_add_f32_e64 v0, flat_scratch_hi, m0 label
|
D | vop3-errs.s | 6 v_add_f32_e64 v0, v1 label
|
D | vop3.s | 197 v_add_f32_e64 v1, v3, v5 label
|
D | gfx7_asm_all.s | 31851 v_add_f32_e64 v5, v1, v2 label 31854 v_add_f32_e64 v255, v1, v2 label 31857 v_add_f32_e64 v5, v255, v2 label 31860 v_add_f32_e64 v5, s1, v2 label 31863 v_add_f32_e64 v5, s103, v2 label 31866 v_add_f32_e64 v5, flat_scratch_lo, v2 label 31869 v_add_f32_e64 v5, flat_scratch_hi, v2 label 31872 v_add_f32_e64 v5, vcc_lo, v2 label 31875 v_add_f32_e64 v5, vcc_hi, v2 label 31878 v_add_f32_e64 v5, tba_lo, v2 label [all …]
|
/external/llvm/test/CodeGen/AMDGPU/ |
D | imm.ll | 131 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], 0, [[VAL]]{{$}} 141 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], 0.5, [[VAL]]{{$}} 151 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], -0.5, [[VAL]]{{$}} 161 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], 1.0, [[VAL]]{{$}} 171 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], -1.0, [[VAL]]{{$}} 181 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], 2.0, [[VAL]]{{$}} 191 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], -2.0, [[VAL]]{{$}} 201 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], 4.0, [[VAL]]{{$}} 211 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], -4.0, [[VAL]]{{$}} 243 ; CHECK: v_add_f32_e64 [[REG:v[0-9]+]], 1, [[VAL]]{{$}} [all …]
|
D | llvm.AMDGPU.clamp.ll | 10 ; SI: v_add_f32_e64 [[RESULT:v[0-9]+]], 0, [[ARG]] clamp{{$}} 23 ; SI: v_add_f32_e64 [[RESULT:v[0-9]+]], 0, |[[ARG]]| clamp{{$}} 35 ; SI: v_add_f32_e64 [[RESULT:v[0-9]+]], 0, -[[ARG]] clamp{{$}} 47 ; SI: v_add_f32_e64 [[RESULT:v[0-9]+]], 0, -|[[ARG]]| clamp{{$}}
|
D | fmul-2-combine-multi-use.ll | 30 ; GCN-DAG: v_add_f32_e64 [[MUL2:v[0-9]+]], [[X:s[0-9]+]], s{{[0-9]+}} 45 ; GCN-DAG: v_add_f32_e64 [[MUL2:v[0-9]+]], |[[X:s[0-9]+]]|, |s{{[0-9]+}}|
|
D | commute_modifiers.ll | 9 ; SI: v_add_f32_e64 [[REG:v[0-9]+]], 2.0, |[[X]]| 54 ; SI: v_add_f32_e64 [[REG:v[0-9]+]], |[[X]]|, [[K]] 69 ; SI: v_add_f32_e64 [[REG:v[0-9]+]], [[X]], |[[Y]]|
|
D | fneg.ll | 51 ; XXX: We could use v_add_f32_e64 with the negate bit here instead.
|
D | cvt_flr_i32_f32.ll | 21 ; SI: v_add_f32_e64 [[TMP:v[0-9]+]], 1.0, s{{[0-9]+}}
|
D | use-sgpr-multiple-times.ll | 12 ; GCN: v_add_f32_e64 [[RESULT:v[0-9]+]], [[SGPR]], [[SGPR]]
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AMDGPU/ |
D | omod.ll | 48 ; GCN: v_add_f32_e64 v{{[0-9]+}}, v0, 1.0 div:2{{$}} 57 ; GCN: v_add_f32_e64 v{{[0-9]+}}, v0, 1.0 mul:2{{$}} 66 ; GCN: v_add_f32_e64 v{{[0-9]+}}, v0, 1.0 mul:4{{$}} 86 ; GCN: v_add_f32_e64 v{{[0-9]+}}, v0, 1.0 mul:4{{$}} 97 ; GCN: v_add_f32_e64 v{{[0-9]+}}, v0, 1.0 clamp div:2{{$}} 110 ; GCN: v_add_f32_e64 [[ADD:v[0-9]+]], v0, 1.0 clamp{{$}} 133 ; GCN: v_add_f32_e64 v{{[0-9]+}}, v0, v0 clamp{{$}} 155 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |[[X]]|, |[[X]]|{{$}} 167 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |[[X]]|, [[X]]{{$}} 178 ; GCN: v_add_f32_e64 v{{[0-9]+}}, [[X]], |[[X]]|{{$}} [all …]
|
D | imm.ll | 149 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], 0{{$}} 159 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], 0.5{{$}} 169 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], -0.5{{$}} 179 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], 1.0{{$}} 189 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], -1.0{{$}} 199 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], 2.0{{$}} 209 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], -2.0{{$}} 219 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], 4.0{{$}} 229 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], -4.0{{$}} 261 ; GCN: v_add_f32_e64 [[REG:v[0-9]+]], [[VAL]], 1{{$}} [all …]
|
D | fmul-2-combine-multi-use.ll | 19 ; VI: v_add_f32_e64 v{{[0-9]+}}, s{{[0-9]+}}, -1.0 20 ; VI: v_add_f32_e64 v{{[0-9]+}}, s{{[0-9]+}}, -1.0 23 ; VI: v_add_f32_e64 v{{[0-9]+}}, |v{{[0-9]+}}|, |v{{[0-9]+}}| 42 ; GCN-DAG: v_add_f32_e64 [[MUL2:v[0-9]+]], [[X:s[0-9]+]], s{{[0-9]+}} 57 ; GCN-DAG: v_add_f32_e64 [[MUL2:v[0-9]+]], |[[X:s[0-9]+]]|, |s{{[0-9]+}}|
|
D | clamp-modifier.ll | 8 ; GCN: v_add_f32_e64 v{{[0-9]+}}, [[A]], 1.0 clamp{{$}} 41 ; GCN: v_add_f32_e64 v{{[0-9]+}}, [[A]], 1.0 clamp{{$}} 89 ; GCN: v_add_f32_e64 [[ADD:v[0-9]+]], [[A]], 1.0 clamp{{$}} 107 ; SI: v_add_f32_e64 [[ADD:v[0-9]+]], [[CVT]], 1.0 clamp{{$}} 127 ; SI: v_add_f32_e64 [[ADD:v[0-9]+]], [[CVT]], 1.0 clamp{{$}} 143 ; GCN-DAG: v_add_f32_e64 v{{[0-9]+}}, v[[A]], 1.0 clamp{{$}} 144 ; GCN-DAG: v_add_f32_e64 v{{[0-9]+}}, v[[B]], 1.0 clamp{{$}}
|
D | commute_modifiers.ll | 9 ; SI: v_add_f32_e64 [[REG:v[0-9]+]], |[[X]]|, 2.0 54 ; SI: v_add_f32_e64 [[REG:v[0-9]+]], |[[X]]|, [[K]] 69 ; SI: v_add_f32_e64 [[REG:v[0-9]+]], [[X]], |[[Y]]|
|
D | select-fabs-fneg-extract.ll | 10 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |[[SELECT]]|, [[Z]] 31 ; GCN-DAG: v_add_f32_e64 v{{[0-9]+}}, |[[SELECT]]|, [[Z]] 32 ; GCN-DAG: v_add_f32_e64 v{{[0-9]+}}, |[[X]]|, [[W]] 55 ; GCN-DAG: v_add_f32_e64 [[ADD:v[0-9]+]], |[[SELECT]]|, [[Z]] 81 ; GCN-DAG: v_add_f32_e64 v{{[0-9]+}}, |[[SELECT]]|, [[Z]] 82 ; GCN-DAG: v_add_f32_e64 v{{[0-9]+}}, |[[Y]]|, [[W]] 142 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |[[SELECT]]|, [[X]] 211 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |[[SELECT]]|, [[Y]] 230 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |[[SELECT]]|, [[Y]]
|
D | cvt_flr_i32_f32.ll | 21 ; SI: v_add_f32_e64 [[TMP:v[0-9]+]], s{{[0-9]+}}, 1.0
|
D | fabs.ll | 100 ; GCN: v_add_f32_e64 v{{[0-9]+}}, |s{{[0-9]+}}|, 1.0
|
D | use-sgpr-multiple-times.ll | 12 ; GCN: v_add_f32_e64 [[RESULT:v[0-9]+]], [[SGPR]], [[SGPR]]
|
/external/llvm/test/MC/AMDGPU/ |
D | vop3-errs.s | 4 v_add_f32_e64 v0, v1 label
|
D | vop3.s | 194 v_add_f32_e64 v1, v3, v5 label
|
/external/llvm/test/MC/Disassembler/AMDGPU/ |
D | vop3_vi.txt | 108 # VI: v_add_f32_e64 v1, v3, v5 ; encoding: [0x01,0x00,0x01,0xd1,0x03,0x0b,0x02,0x00] 117 # VI: v_add_f32_e64 v1, v3, s5 ; encoding: [0x01,0x00,0x01,0xd1,0x03,0x0b,0x00,0x00]
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/AMDGPU/ |
D | vop3_vi.txt | 126 # VI: v_add_f32_e64 v1, v3, v5 ; encoding: [0x01,0x00,0x01,0xd1,0x03,0x0b,0x02,0x00] 135 # VI: v_add_f32_e64 v1, v3, s5 ; encoding: [0x01,0x00,0x01,0xd1,0x03,0x0b,0x00,0x00]
|