Home
last modified time | relevance | path

Searched refs:SPSR_irq (Results 1 – 15 of 15) sorted by relevance

/external/llvm/test/MC/ARM/
Dmove-banked-regs.s56 @ CHECK-ARM: mrs r1, SPSR_irq @ encoding: [0x00,0x13,0x40,0xe1]
59 @ CHECK-THUMB: mrs r1, SPSR_irq @ encoding: [0xf0,0xf3,0x30,0x81]
166 @ CHECK-ARM: msr SPSR_irq, r11 @ encoding: [0x0b,0xf3,0x60,0xe1]
169 @ CHECK-THUMB: msr SPSR_irq, r11 @ encoding: [0x9b,0xf3,0x30,0x80]
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/
Dmove-banked-regs.s56 @ CHECK-ARM: mrs r1, SPSR_irq @ encoding: [0x00,0x13,0x40,0xe1]
59 @ CHECK-THUMB: mrs r1, SPSR_irq @ encoding: [0xf0,0xf3,0x30,0x81]
166 @ CHECK-ARM: msr SPSR_irq, r11 @ encoding: [0x0b,0xf3,0x60,0xe1]
169 @ CHECK-THUMB: msr SPSR_irq, r11 @ encoding: [0x9b,0xf3,0x30,0x80]
/external/llvm/test/MC/Disassembler/ARM/
Dmove-banked-regs-thumb.txt40 @ CHECK: mrs r1, SPSR_irq
117 @ CHECK: msr SPSR_irq, r11
Dmove-banked-regs-arm.txt41 @ CHECK: mrs r1, SPSR_irq
115 @ CHECK: msr SPSR_irq, r11
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/
Dmove-banked-regs-thumb.txt40 @ CHECK: mrs r1, SPSR_irq
117 @ CHECK: msr SPSR_irq, r11
Dmove-banked-regs-arm.txt41 @ CHECK: mrs r1, SPSR_irq
115 @ CHECK: msr SPSR_irq, r11
/external/vixl/src/aarch32/
Dinstructions-aarch32.cc344 case SPSR_irq: in GetName()
Dinstructions-aarch32.h816 SPSR_irq = 0x30, enumerator
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/AArch64/
Dbasic-a64-instructions.s3806 msr SPSR_irq, x12
4354 mrs x9, SPSR_irq
/external/llvm/test/MC/AArch64/
Dbasic-a64-instructions.s3823 msr SPSR_irq, x12
4371 mrs x9, SPSR_irq
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/AArch64/
DAArch64GenSystemOperands.inc385 SPSR_irq = 57880,
2212 { "SPSR_irq", 0xE218, true, true, {} }, // 230
/external/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td574 def : RWSysReg<"SPSR_irq", 0b11, 0b100, 0b0100, 0b0011, 0b000>;
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td744 def : RWSysReg<"SPSR_irq", 0b11, 0b100, 0b0100, 0b0011, 0b000>;
/external/llvm/test/MC/Disassembler/AArch64/
Dbasic-a64-instructions.txt3296 # CHECK: msr {{SPSR_irq|SPSR_IRQ}}, x12
3588 # CHECK: mrs x9, {{SPSR_irq|SPSR_IRQ}}
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/AArch64/
Dbasic-a64-instructions.txt3280 # CHECK: msr {{SPSR_irq|SPSR_IRQ}}, x12
3573 # CHECK: mrs x9, {{SPSR_irq|SPSR_IRQ}}