Home
last modified time | relevance | path

Searched refs:ValueReg (Results 1 – 9 of 9) sorted by relevance

/external/llvm/lib/Target/AMDGPU/
DR600InstrInfo.h40 unsigned ValueReg, unsigned Address,
46 unsigned ValueReg, unsigned Address,
245 unsigned ValueReg, unsigned Address,
253 unsigned ValueReg, unsigned Address,
DR600InstrInfo.cpp1135 unsigned ValueReg, unsigned Address, in buildIndirectWrite() argument
1137 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0); in buildIndirectWrite()
1142 unsigned ValueReg, unsigned Address, in buildIndirectWrite() argument
1158 AddrReg, ValueReg) in buildIndirectWrite()
1167 unsigned ValueReg, unsigned Address, in buildIndirectRead() argument
1169 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0); in buildIndirectRead()
1174 unsigned ValueReg, unsigned Address, in buildIndirectRead() argument
1190 ValueReg, in buildIndirectRead()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/
DR600InstrInfo.h51 unsigned ValueReg, unsigned Address,
57 unsigned ValueReg, unsigned Address,
247 unsigned ValueReg, unsigned Address,
255 unsigned ValueReg, unsigned Address,
DR600InstrInfo.cpp1116 unsigned ValueReg, unsigned Address, in buildIndirectWrite() argument
1118 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0); in buildIndirectWrite()
1123 unsigned ValueReg, unsigned Address, in buildIndirectWrite() argument
1139 AddrReg, ValueReg) in buildIndirectWrite()
1148 unsigned ValueReg, unsigned Address, in buildIndirectRead() argument
1150 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0); in buildIndirectRead()
1155 unsigned ValueReg, unsigned Address, in buildIndirectRead() argument
1171 ValueReg, in buildIndirectRead()
DSIRegisterInfo.cpp518 unsigned ValueReg, in buildSpillLoadStore() argument
539 const TargetRegisterClass *RC = getRegClassForReg(MF->getRegInfo(), ValueReg); in buildSpillLoadStore()
586 ValueReg : getSubReg(ValueReg, getSubRegFromChannel(i)); in buildSpillLoadStore()
612 MIB.addReg(ValueReg, RegState::Implicit | SrcDstRegState); in buildSpillLoadStore()
DSIRegisterInfo.h235 unsigned ValueReg,
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/WebAssembly/
DWebAssemblyFastISel.cpp1219 unsigned ValueReg = getRegForValue(Store->getValueOperand()); in selectStore() local
1220 if (ValueReg == 0) in selectStore()
1223 ValueReg = maskI1Value(ValueReg, Store->getValueOperand()); in selectStore()
1229 MIB.addReg(ValueReg); in selectStore()
/external/llvm/lib/Target/WebAssembly/
DWebAssemblyFastISel.cpp1070 unsigned ValueReg = getRegForValue(Store->getValueOperand()); in selectStore() local
1072 ValueReg = maskI1Value(ValueReg, Store->getValueOperand()); in selectStore()
1080 MIB.addReg(ValueReg); in selectStore()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/PowerPC/
DPPCISelLowering.cpp9921 unsigned ValueReg = SReg; in EmitPartwordAtomicBinary() local
9924 ValueReg = RegInfo.createVirtualRegister(RC); in EmitPartwordAtomicBinary()
9925 BuildMI(BB, dl, TII->get(PPC::SRW), ValueReg) in EmitPartwordAtomicBinary()
9929 .addReg(ValueReg); in EmitPartwordAtomicBinary()
9930 ValueReg = ValueSReg; in EmitPartwordAtomicBinary()
9934 .addReg(CmpReg).addReg(ValueReg); in EmitPartwordAtomicBinary()