/external/swiftshader/third_party/llvm-7.0/llvm/lib/MC/ |
D | MCInstrDesc.cpp | 58 if (*ImpDefs == Reg || (MRI && MRI->isSubRegister(Reg, *ImpDefs))) in hasImplicitDefOfPhysReg()
|
/external/llvm/lib/MC/ |
D | MCInstrDesc.cpp | 58 if (*ImpDefs == Reg || (MRI && MRI->isSubRegister(Reg, *ImpDefs))) in hasImplicitDefOfPhysReg()
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64RedundantCopyElimination.cpp | 140 TRI->isSubRegister(SmallestDef, DefReg) ? DefReg : SmallestDef; in optimizeCopy()
|
D | AArch64LoadStoreOptimizer.cpp | 1494 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg)) in findMatchingUpdateInsnForward() 1546 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg)) in findMatchingUpdateInsnBackward()
|
/external/llvm/lib/Target/Hexagon/MCTargetDesc/ |
D | HexagonMCChecker.cpp | 404 unsigned BadR = RI.isSubRegister(Hexagon::USR, R) ? UsrR : R; in checkRegisters() 418 unsigned BadR = RI.isSubRegister(Hexagon::USR, R) ? UsrR : R; in checkRegisters()
|
/external/swiftshader/third_party/LLVM/lib/CodeGen/ |
D | MachineInstr.cpp | 906 TRI->isSubRegister(MOReg, Reg))) in findRegisterUseOperandIdx() 960 Found = TRI->isSubRegister(MOReg, Reg); in findRegisterDefOperandIdx() 1593 if (RegInfo->isSubRegister(IncomingReg, Reg)) in addRegisterKilled() 1645 RegInfo->isSubRegister(IncomingReg, Reg)) in addRegisterDead()
|
D | RegAllocLinearScan.cpp | 782 if (tri_->isSubRegister(*as, reg) && in updateSpillWeights() 1197 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg)) in assignRegOrStackSlotAtInterval()
|
D | LiveVariables.cpp | 215 if (TRI->isSubRegister(Reg, DefReg)) { in FindLastPartialDef()
|
D | AggressiveAntiDepBreaker.cpp | 594 bool IsSub = TRI->isSubRegister(SuperReg, Reg); in FindSuitableFreeRegisters()
|
D | ShrinkWrapping.cpp | 426 TRI->isSubRegister(Reg, MOReg))) { in calculateSets()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Hexagon/MCTargetDesc/ |
D | HexagonMCChecker.cpp | 584 unsigned BadR = RI.isSubRegister(Hexagon::USR, R) ? UsrR : R; in checkRegisters() 597 unsigned BadR = RI.isSubRegister(Hexagon::USR, R) ? UsrR : R; in checkRegisters()
|
/external/llvm/lib/CodeGen/ |
D | MachineCopyPropagation.cpp | 137 if (!TRI->isSubRegister(PreviousSrc, Src)) in isNopCopy()
|
D | MachineInstr.cpp | 1300 TRI->isSubRegister(MOReg, Reg))) in findRegisterUseOperandIdx() 1358 Found = TRI->isSubRegister(MOReg, Reg); in findRegisterDefOperandIdx() 1979 if (RegInfo->isSubRegister(IncomingReg, Reg)) in addRegisterKilled() 2043 if (RegInfo->isSubRegister(Reg, MOReg)) in addRegisterDead()
|
D | AggressiveAntiDepBreaker.cpp | 583 bool IsSub = TRI->isSubRegister(SuperReg, Reg); in FindSuitableFreeRegisters() 919 if (R == AntiDepReg || TRI->isSubRegister(AntiDepReg, R)) in BreakAntiDependencies()
|
D | LiveVariables.cpp | 219 if (TRI->isSubRegister(Reg, DefReg)) { in FindLastPartialDef()
|
/external/swiftshader/third_party/LLVM/include/llvm/Target/ |
D | TargetRegisterInfo.h | 343 bool isSubRegister(unsigned regA, unsigned regB) const { in isSubRegister() function
|
/external/llvm/lib/Target/AMDGPU/ |
D | SIFrameLowering.cpp | 209 assert(!TRI->isSubRegister(ScratchRsrcReg, ScratchWaveOffsetReg)); in emitPrologue()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/ |
D | MachineInstr.cpp | 773 TRI->isSubRegister(MOReg, Reg))) in findRegisterUseOperandIdx() 831 Found = TRI->isSubRegister(MOReg, Reg); in findRegisterDefOperandIdx() 1600 if (RegInfo->isSubRegister(IncomingReg, Reg)) in addRegisterKilled() 1664 if (RegInfo->isSubRegister(Reg, MOReg)) in addRegisterDead()
|
D | AggressiveAntiDepBreaker.cpp | 602 bool IsSub = TRI->isSubRegister(SuperReg, Reg); in FindSuitableFreeRegisters() 937 if (R == AntiDepReg || TRI->isSubRegister(AntiDepReg, R)) in BreakAntiDependencies()
|
D | MachineCopyPropagation.cpp | 205 if (!TRI->isSubRegister(PreviousSrc, Src)) in isNopCopy()
|
D | LiveVariables.cpp | 219 if (TRI->isSubRegister(Reg, DefReg)) { in FindLastPartialDef()
|
/external/llvm/include/llvm/MC/ |
D | MCRegisterInfo.h | 434 bool isSubRegister(unsigned RegA, unsigned RegB) const { in isSubRegister() function
|
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/MC/ |
D | MCRegisterInfo.h | 456 bool isSubRegister(unsigned RegA, unsigned RegB) const { in isSubRegister() function
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/ |
D | SIRegisterInfo.cpp | 206 assert(!isSubRegister(ScratchRSrcReg, ScratchWaveOffsetReg)); in getReservedRegs() 216 assert(!isSubRegister(ScratchRSrcReg, StackPtrReg)); in getReservedRegs() 222 assert(!isSubRegister(ScratchRSrcReg, FrameReg)); in getReservedRegs()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/ |
D | AArch64LoadStoreOptimizer.cpp | 1453 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg)) in findMatchingUpdateInsnForward() 1505 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg)) in findMatchingUpdateInsnBackward()
|