1 /**************************************************************************** 2 **************************************************************************** 3 *** 4 *** This header was automatically generated from a Linux kernel header 5 *** of the same name, to make information necessary for userspace to 6 *** call into the kernel available to libc. It contains only constants, 7 *** structures, and macros generated from the original header, and thus, 8 *** contains no copyrightable information. 9 *** 10 *** To edit the content of this header, modify the corresponding 11 *** source file (e.g. under external/kernel-headers/original/) then 12 *** run bionic/libc/kernel/tools/update_all.py 13 *** 14 *** Any manual change here will be lost the next time this script will 15 *** be run. You've been warned! 16 *** 17 **************************************************************************** 18 ****************************************************************************/ 19 #ifndef _UAPI__ASM_ARM_PTRACE_H 20 #define _UAPI__ASM_ARM_PTRACE_H 21 #include <asm/hwcap.h> 22 #define PTRACE_GETREGS 12 23 #define PTRACE_SETREGS 13 24 #define PTRACE_GETFPREGS 14 25 #define PTRACE_SETFPREGS 15 26 #define PTRACE_GETWMMXREGS 18 27 #define PTRACE_SETWMMXREGS 19 28 #define PTRACE_OLDSETOPTIONS 21 29 #define PTRACE_GET_THREAD_AREA 22 30 #define PTRACE_SET_SYSCALL 23 31 #define PTRACE_GETCRUNCHREGS 25 32 #define PTRACE_SETCRUNCHREGS 26 33 #define PTRACE_GETVFPREGS 27 34 #define PTRACE_SETVFPREGS 28 35 #define PTRACE_GETHBPREGS 29 36 #define PTRACE_SETHBPREGS 30 37 #define PTRACE_GETFDPIC 31 38 #define PTRACE_GETFDPIC_EXEC 0 39 #define PTRACE_GETFDPIC_INTERP 1 40 #define USR26_MODE 0x00000000 41 #define FIQ26_MODE 0x00000001 42 #define IRQ26_MODE 0x00000002 43 #define SVC26_MODE 0x00000003 44 #define USR_MODE 0x00000010 45 #define SVC_MODE 0x00000013 46 #define FIQ_MODE 0x00000011 47 #define IRQ_MODE 0x00000012 48 #define MON_MODE 0x00000016 49 #define ABT_MODE 0x00000017 50 #define HYP_MODE 0x0000001a 51 #define UND_MODE 0x0000001b 52 #define SYSTEM_MODE 0x0000001f 53 #define MODE32_BIT 0x00000010 54 #define MODE_MASK 0x0000001f 55 #define V4_PSR_T_BIT 0x00000020 56 #define V7M_PSR_T_BIT 0x01000000 57 #define PSR_T_BIT V4_PSR_T_BIT 58 #define PSR_F_BIT 0x00000040 59 #define PSR_I_BIT 0x00000080 60 #define PSR_A_BIT 0x00000100 61 #define PSR_E_BIT 0x00000200 62 #define PSR_J_BIT 0x01000000 63 #define PSR_Q_BIT 0x08000000 64 #define PSR_V_BIT 0x10000000 65 #define PSR_C_BIT 0x20000000 66 #define PSR_Z_BIT 0x40000000 67 #define PSR_N_BIT 0x80000000 68 #define PSR_f 0xff000000 69 #define PSR_s 0x00ff0000 70 #define PSR_x 0x0000ff00 71 #define PSR_c 0x000000ff 72 #define APSR_MASK 0xf80f0000 73 #define PSR_ISET_MASK 0x01000010 74 #define PSR_IT_MASK 0x0600fc00 75 #define PSR_ENDIAN_MASK 0x00000200 76 #define PSR_ENDSTATE 0 77 #define PT_TEXT_ADDR 0x10000 78 #define PT_DATA_ADDR 0x10004 79 #define PT_TEXT_END_ADDR 0x10008 80 #ifndef __ASSEMBLY__ 81 struct pt_regs { 82 long uregs[18]; 83 }; 84 #define ARM_cpsr uregs[16] 85 #define ARM_pc uregs[15] 86 #define ARM_lr uregs[14] 87 #define ARM_sp uregs[13] 88 #define ARM_ip uregs[12] 89 #define ARM_fp uregs[11] 90 #define ARM_r10 uregs[10] 91 #define ARM_r9 uregs[9] 92 #define ARM_r8 uregs[8] 93 #define ARM_r7 uregs[7] 94 #define ARM_r6 uregs[6] 95 #define ARM_r5 uregs[5] 96 #define ARM_r4 uregs[4] 97 #define ARM_r3 uregs[3] 98 #define ARM_r2 uregs[2] 99 #define ARM_r1 uregs[1] 100 #define ARM_r0 uregs[0] 101 #define ARM_ORIG_r0 uregs[17] 102 #define ARM_VFPREGS_SIZE (32 * 8 + 4) 103 #endif 104 #endif 105