1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2008,2010 Freescale Semiconductor, Inc
4 * Andy Fleming
5 *
6 * Based (loosely) on the Linux code
7 */
8
9 #ifndef _MMC_H_
10 #define _MMC_H_
11
12 #include <linux/list.h>
13 #include <linux/sizes.h>
14 #include <linux/compiler.h>
15 #include <part.h>
16
17 #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
18 #define MMC_SUPPORTS_TUNING
19 #endif
20 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
21 #define MMC_SUPPORTS_TUNING
22 #endif
23
24 /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
25 #define SD_VERSION_SD (1U << 31)
26 #define MMC_VERSION_MMC (1U << 30)
27
28 #define MAKE_SDMMC_VERSION(a, b, c) \
29 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
30 #define MAKE_SD_VERSION(a, b, c) \
31 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
32 #define MAKE_MMC_VERSION(a, b, c) \
33 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
34
35 #define EXTRACT_SDMMC_MAJOR_VERSION(x) \
36 (((u32)(x) >> 16) & 0xff)
37 #define EXTRACT_SDMMC_MINOR_VERSION(x) \
38 (((u32)(x) >> 8) & 0xff)
39 #define EXTRACT_SDMMC_CHANGE_VERSION(x) \
40 ((u32)(x) & 0xff)
41
42 #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
43 #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
44 #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
45 #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
46
47 #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
48 #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
49 #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
50 #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
51 #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
52 #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
53 #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
54 #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
55 #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
56 #define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0)
57 #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
58 #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
59 #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
60 #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
61
62 #define MMC_CAP(mode) (1 << mode)
63 #define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
64 #define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
65 #define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
66 #define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
67 #define MMC_MODE_HS400 MMC_CAP(MMC_HS_400)
68 #define MMC_MODE_HS400_ES MMC_CAP(MMC_HS_400_ES)
69
70 #define MMC_CAP_NONREMOVABLE BIT(14)
71 #define MMC_CAP_NEEDS_POLL BIT(15)
72 #define MMC_CAP_CD_ACTIVE_HIGH BIT(16)
73
74 #define MMC_MODE_8BIT BIT(30)
75 #define MMC_MODE_4BIT BIT(29)
76 #define MMC_MODE_1BIT BIT(28)
77 #define MMC_MODE_SPI BIT(27)
78
79
80 #define SD_DATA_4BIT 0x00040000
81
82 #define IS_SD(x) ((x)->version & SD_VERSION_SD)
83 #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
84
85 #define MMC_DATA_READ 1
86 #define MMC_DATA_WRITE 2
87
88 #define MMC_CMD_GO_IDLE_STATE 0
89 #define MMC_CMD_SEND_OP_COND 1
90 #define MMC_CMD_ALL_SEND_CID 2
91 #define MMC_CMD_SET_RELATIVE_ADDR 3
92 #define MMC_CMD_SET_DSR 4
93 #define MMC_CMD_SWITCH 6
94 #define MMC_CMD_SELECT_CARD 7
95 #define MMC_CMD_SEND_EXT_CSD 8
96 #define MMC_CMD_SEND_CSD 9
97 #define MMC_CMD_SEND_CID 10
98 #define MMC_CMD_STOP_TRANSMISSION 12
99 #define MMC_CMD_SEND_STATUS 13
100 #define MMC_CMD_SET_BLOCKLEN 16
101 #define MMC_CMD_READ_SINGLE_BLOCK 17
102 #define MMC_CMD_READ_MULTIPLE_BLOCK 18
103 #define MMC_CMD_SEND_TUNING_BLOCK 19
104 #define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
105 #define MMC_CMD_SET_BLOCK_COUNT 23
106 #define MMC_CMD_WRITE_SINGLE_BLOCK 24
107 #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
108 #define MMC_CMD_ERASE_GROUP_START 35
109 #define MMC_CMD_ERASE_GROUP_END 36
110 #define MMC_CMD_ERASE 38
111 #define MMC_CMD_APP_CMD 55
112 #define MMC_CMD_SPI_READ_OCR 58
113 #define MMC_CMD_SPI_CRC_ON_OFF 59
114 #define MMC_CMD_RES_MAN 62
115
116 #define MMC_CMD62_ARG1 0xefac62ec
117 #define MMC_CMD62_ARG2 0xcbaea7
118
119
120 #define SD_CMD_SEND_RELATIVE_ADDR 3
121 #define SD_CMD_SWITCH_FUNC 6
122 #define SD_CMD_SEND_IF_COND 8
123 #define SD_CMD_SWITCH_UHS18V 11
124
125 #define SD_CMD_APP_SET_BUS_WIDTH 6
126 #define SD_CMD_APP_SD_STATUS 13
127 #define SD_CMD_ERASE_WR_BLK_START 32
128 #define SD_CMD_ERASE_WR_BLK_END 33
129 #define SD_CMD_APP_SEND_OP_COND 41
130 #define SD_CMD_APP_SEND_SCR 51
131
mmc_is_tuning_cmd(uint cmdidx)132 static inline bool mmc_is_tuning_cmd(uint cmdidx)
133 {
134 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
135 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
136 return true;
137 return false;
138 }
139
140 /* SCR definitions in different words */
141 #define SD_HIGHSPEED_BUSY 0x00020000
142 #define SD_HIGHSPEED_SUPPORTED 0x00020000
143
144 #define UHS_SDR12_BUS_SPEED 0
145 #define HIGH_SPEED_BUS_SPEED 1
146 #define UHS_SDR25_BUS_SPEED 1
147 #define UHS_SDR50_BUS_SPEED 2
148 #define UHS_SDR104_BUS_SPEED 3
149 #define UHS_DDR50_BUS_SPEED 4
150
151 #define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
152 #define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
153 #define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
154 #define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
155 #define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
156
157 #define OCR_BUSY 0x80000000
158 #define OCR_HCS 0x40000000
159 #define OCR_S18R 0x1000000
160 #define OCR_VOLTAGE_MASK 0x007FFF80
161 #define OCR_ACCESS_MODE 0x60000000
162
163 #define MMC_ERASE_ARG 0x00000000
164 #define MMC_SECURE_ERASE_ARG 0x80000000
165 #define MMC_TRIM_ARG 0x00000001
166 #define MMC_DISCARD_ARG 0x00000003
167 #define MMC_SECURE_TRIM1_ARG 0x80000001
168 #define MMC_SECURE_TRIM2_ARG 0x80008000
169
170 #define MMC_STATUS_MASK (~0x0206BF7F)
171 #define MMC_STATUS_SWITCH_ERROR (1 << 7)
172 #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
173 #define MMC_STATUS_CURR_STATE (0xf << 9)
174 #define MMC_STATUS_ERROR (1 << 19)
175
176 #define MMC_STATE_PRG (7 << 9)
177
178 #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
179 #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
180 #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
181 #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
182 #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
183 #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
184 #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
185 #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
186 #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
187 #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
188 #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
189 #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
190 #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
191 #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
192 #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
193 #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
194 #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
195
196 #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
197 #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
198 addressed by index which are
199 1 in value field */
200 #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
201 addressed by index, which are
202 1 in value field */
203 #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
204
205 #define SD_SWITCH_CHECK 0
206 #define SD_SWITCH_SWITCH 1
207
208 /*
209 * EXT_CSD fields
210 */
211 #define EXT_CSD_ENH_START_ADDR 136 /* R/W */
212 #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
213 #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
214 #define EXT_CSD_PARTITION_SETTING 155 /* R/W */
215 #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
216 #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
217 #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
218 #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
219 #define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
220 #define EXT_CSD_WR_REL_PARAM 166 /* R */
221 #define EXT_CSD_WR_REL_SET 167 /* R/W */
222 #define EXT_CSD_RPMB_MULT 168 /* RO */
223 #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
224 #define EXT_CSD_BOOT_BUS_WIDTH 177
225 #define EXT_CSD_PART_CONF 179 /* R/W */
226 #define EXT_CSD_BUS_WIDTH 183 /* R/W */
227 #define EXT_CSD_STROBE_SUPPORT 184 /* R/W */
228 #define EXT_CSD_HS_TIMING 185 /* R/W */
229 #define EXT_CSD_REV 192 /* RO */
230 #define EXT_CSD_CARD_TYPE 196 /* RO */
231 #define EXT_CSD_PART_SWITCH_TIME 199 /* RO */
232 #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
233 #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
234 #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
235 #define EXT_CSD_BOOT_MULT 226 /* RO */
236 #define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */
237 #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
238
239 /*
240 * EXT_CSD field definitions
241 */
242
243 #define EXT_CSD_CMD_SET_NORMAL (1 << 0)
244 #define EXT_CSD_CMD_SET_SECURE (1 << 1)
245 #define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
246
247 #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
248 #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
249 #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
250 #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
251 #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
252 | EXT_CSD_CARD_TYPE_DDR_1_2V)
253
254 #define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
255 /* SDR mode @1.8V I/O */
256 #define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
257 /* SDR mode @1.2V I/O */
258 #define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
259 EXT_CSD_CARD_TYPE_HS200_1_2V)
260 #define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6)
261 #define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7)
262 #define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \
263 EXT_CSD_CARD_TYPE_HS400_1_2V)
264
265 #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
266 #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
267 #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
268 #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
269 #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
270 #define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
271 #define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
272
273 #define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
274 #define EXT_CSD_TIMING_HS 1 /* HS */
275 #define EXT_CSD_TIMING_HS200 2 /* HS200 */
276 #define EXT_CSD_TIMING_HS400 3 /* HS400 */
277 #define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */
278
279 #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
280 #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
281 #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
282 #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
283
284 #define EXT_CSD_BOOT_ACK(x) (x << 6)
285 #define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
286 #define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
287
288 #define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
289 #define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
290 #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
291
292 #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
293 #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
294 #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
295
296 #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
297
298 #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
299 #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
300
301 #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
302
303 #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
304 #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
305
306 #define R1_ILLEGAL_COMMAND (1 << 22)
307 #define R1_APP_CMD (1 << 5)
308
309 #define MMC_RSP_PRESENT (1 << 0)
310 #define MMC_RSP_136 (1 << 1) /* 136 bit response */
311 #define MMC_RSP_CRC (1 << 2) /* expect valid crc */
312 #define MMC_RSP_BUSY (1 << 3) /* card may send busy */
313 #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
314
315 #define MMC_RSP_NONE (0)
316 #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
317 #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
318 MMC_RSP_BUSY)
319 #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
320 #define MMC_RSP_R3 (MMC_RSP_PRESENT)
321 #define MMC_RSP_R4 (MMC_RSP_PRESENT)
322 #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
323 #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
324 #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
325
326 #define MMCPART_NOAVAILABLE (0xff)
327 #define PART_ACCESS_MASK (0x7)
328 #define PART_SUPPORT (0x1)
329 #define ENHNCD_SUPPORT (0x2)
330 #define PART_ENH_ATTRIB (0x1f)
331
332 #define MMC_QUIRK_RETRY_SEND_CID BIT(0)
333 #define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
334
335 enum mmc_voltage {
336 MMC_SIGNAL_VOLTAGE_000 = 0,
337 MMC_SIGNAL_VOLTAGE_120 = 1,
338 MMC_SIGNAL_VOLTAGE_180 = 2,
339 MMC_SIGNAL_VOLTAGE_330 = 4,
340 };
341
342 #define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\
343 MMC_SIGNAL_VOLTAGE_180 |\
344 MMC_SIGNAL_VOLTAGE_330)
345
346 /* Maximum block size for MMC */
347 #define MMC_MAX_BLOCK_LEN 512
348
349 /* The number of MMC physical partitions. These consist of:
350 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
351 */
352 #define MMC_NUM_BOOT_PARTITION 2
353 #define MMC_PART_RPMB 3 /* RPMB partition number */
354
355 /* Driver model support */
356
357 /**
358 * struct mmc_uclass_priv - Holds information about a device used by the uclass
359 */
360 struct mmc_uclass_priv {
361 struct mmc *mmc;
362 };
363
364 /**
365 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
366 *
367 * Provided that the device is already probed and ready for use, this value
368 * will be available.
369 *
370 * @dev: Device
371 * @return associated mmc struct pointer if available, else NULL
372 */
373 struct mmc *mmc_get_mmc_dev(struct udevice *dev);
374
375 /* End of driver model support */
376
377 struct mmc_cid {
378 unsigned long psn;
379 unsigned short oid;
380 unsigned char mid;
381 unsigned char prv;
382 unsigned char mdt;
383 char pnm[7];
384 };
385
386 struct mmc_cmd {
387 ushort cmdidx;
388 uint resp_type;
389 uint cmdarg;
390 uint response[4];
391 };
392
393 struct mmc_data {
394 union {
395 char *dest;
396 const char *src; /* src buffers don't get written to */
397 };
398 uint flags;
399 uint blocks;
400 uint blocksize;
401 };
402
403 /* forward decl. */
404 struct mmc;
405
406 #if CONFIG_IS_ENABLED(DM_MMC)
407 struct dm_mmc_ops {
408 /**
409 * send_cmd() - Send a command to the MMC device
410 *
411 * @dev: Device to receive the command
412 * @cmd: Command to send
413 * @data: Additional data to send/receive
414 * @return 0 if OK, -ve on error
415 */
416 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
417 struct mmc_data *data);
418
419 /**
420 * set_ios() - Set the I/O speed/width for an MMC device
421 *
422 * @dev: Device to update
423 * @return 0 if OK, -ve on error
424 */
425 int (*set_ios)(struct udevice *dev);
426
427 /**
428 * get_cd() - See whether a card is present
429 *
430 * @dev: Device to check
431 * @return 0 if not present, 1 if present, -ve on error
432 */
433 int (*get_cd)(struct udevice *dev);
434
435 /**
436 * get_wp() - See whether a card has write-protect enabled
437 *
438 * @dev: Device to check
439 * @return 0 if write-enabled, 1 if write-protected, -ve on error
440 */
441 int (*get_wp)(struct udevice *dev);
442
443 #ifdef MMC_SUPPORTS_TUNING
444 /**
445 * execute_tuning() - Start the tuning process
446 *
447 * @dev: Device to start the tuning
448 * @opcode: Command opcode to send
449 * @return 0 if OK, -ve on error
450 */
451 int (*execute_tuning)(struct udevice *dev, uint opcode);
452 #endif
453
454 /**
455 * wait_dat0() - wait until dat0 is in the target state
456 * (CLK must be running during the wait)
457 *
458 * @dev: Device to check
459 * @state: target state
460 * @timeout_us: timeout in us
461 * @return 0 if dat0 is in the target state, -ve on error
462 */
463 int (*wait_dat0)(struct udevice *dev, int state, int timeout_us);
464
465 #if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
466 /* set_enhanced_strobe() - set HS400 enhanced strobe */
467 int (*set_enhanced_strobe)(struct udevice *dev);
468 #endif
469
470 /**
471 * host_power_cycle - host specific tasks in power cycle sequence
472 * Called between mmc_power_off() and
473 * mmc_power_on()
474 *
475 * @dev: Device to check
476 * @return 0 if not present, 1 if present, -ve on error
477 */
478 int (*host_power_cycle)(struct udevice *dev);
479 };
480
481 #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
482
483 int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
484 struct mmc_data *data);
485 int dm_mmc_set_ios(struct udevice *dev);
486 int dm_mmc_get_cd(struct udevice *dev);
487 int dm_mmc_get_wp(struct udevice *dev);
488 int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
489 int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout_us);
490 int dm_mmc_host_power_cycle(struct udevice *dev);
491
492 /* Transition functions for compatibility */
493 int mmc_set_ios(struct mmc *mmc);
494 int mmc_getcd(struct mmc *mmc);
495 int mmc_getwp(struct mmc *mmc);
496 int mmc_execute_tuning(struct mmc *mmc, uint opcode);
497 int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us);
498 int mmc_set_enhanced_strobe(struct mmc *mmc);
499 int mmc_host_power_cycle(struct mmc *mmc);
500
501 #else
502 struct mmc_ops {
503 int (*send_cmd)(struct mmc *mmc,
504 struct mmc_cmd *cmd, struct mmc_data *data);
505 int (*set_ios)(struct mmc *mmc);
506 int (*init)(struct mmc *mmc);
507 int (*getcd)(struct mmc *mmc);
508 int (*getwp)(struct mmc *mmc);
509 int (*host_power_cycle)(struct mmc *mmc);
510 };
511 #endif
512
513 struct mmc_config {
514 const char *name;
515 #if !CONFIG_IS_ENABLED(DM_MMC)
516 const struct mmc_ops *ops;
517 #endif
518 uint host_caps;
519 uint voltages;
520 uint f_min;
521 uint f_max;
522 uint b_max;
523 unsigned char part_type;
524 };
525
526 struct sd_ssr {
527 unsigned int au; /* In sectors */
528 unsigned int erase_timeout; /* In milliseconds */
529 unsigned int erase_offset; /* In milliseconds */
530 };
531
532 enum bus_mode {
533 MMC_LEGACY,
534 SD_LEGACY,
535 MMC_HS,
536 SD_HS,
537 MMC_HS_52,
538 MMC_DDR_52,
539 UHS_SDR12,
540 UHS_SDR25,
541 UHS_SDR50,
542 UHS_DDR50,
543 UHS_SDR104,
544 MMC_HS_200,
545 MMC_HS_400,
546 MMC_HS_400_ES,
547 MMC_MODES_END
548 };
549
550 const char *mmc_mode_name(enum bus_mode mode);
551 void mmc_dump_capabilities(const char *text, uint caps);
552
mmc_is_mode_ddr(enum bus_mode mode)553 static inline bool mmc_is_mode_ddr(enum bus_mode mode)
554 {
555 if (mode == MMC_DDR_52)
556 return true;
557 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
558 else if (mode == UHS_DDR50)
559 return true;
560 #endif
561 #if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
562 else if (mode == MMC_HS_400)
563 return true;
564 #endif
565 #if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
566 else if (mode == MMC_HS_400_ES)
567 return true;
568 #endif
569 else
570 return false;
571 }
572
573 #define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
574 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
575 MMC_CAP(UHS_DDR50))
576
supports_uhs(uint caps)577 static inline bool supports_uhs(uint caps)
578 {
579 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
580 return (caps & UHS_CAPS) ? true : false;
581 #else
582 return false;
583 #endif
584 }
585
586 /*
587 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
588 * with mmc_get_mmc_dev().
589 *
590 * TODO struct mmc should be in mmc_private but it's hard to fix right now
591 */
592 struct mmc {
593 #if !CONFIG_IS_ENABLED(BLK)
594 struct list_head link;
595 #endif
596 const struct mmc_config *cfg; /* provided configuration */
597 uint version;
598 void *priv;
599 uint has_init;
600 int high_capacity;
601 bool clk_disable; /* true if the clock can be turned off */
602 uint bus_width;
603 uint clock;
604 enum mmc_voltage signal_voltage;
605 uint card_caps;
606 uint host_caps;
607 uint ocr;
608 uint dsr;
609 uint dsr_imp;
610 uint scr[2];
611 uint csd[4];
612 uint cid[4];
613 ushort rca;
614 u8 part_support;
615 u8 part_attr;
616 u8 wr_rel_set;
617 u8 part_config;
618 u8 gen_cmd6_time; /* units: 10 ms */
619 u8 part_switch_time; /* units: 10 ms */
620 uint tran_speed;
621 uint legacy_speed; /* speed for the legacy mode provided by the card */
622 uint read_bl_len;
623 #if CONFIG_IS_ENABLED(MMC_WRITE)
624 uint write_bl_len;
625 uint erase_grp_size; /* in 512-byte sectors */
626 #endif
627 #if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
628 uint hc_wp_grp_size; /* in 512-byte sectors */
629 #endif
630 #if CONFIG_IS_ENABLED(MMC_WRITE)
631 struct sd_ssr ssr; /* SD status register */
632 #endif
633 u64 capacity;
634 u64 capacity_user;
635 u64 capacity_boot;
636 u64 capacity_rpmb;
637 u64 capacity_gp[4];
638 #ifndef CONFIG_SPL_BUILD
639 u64 enh_user_start;
640 u64 enh_user_size;
641 #endif
642 #if !CONFIG_IS_ENABLED(BLK)
643 struct blk_desc block_dev;
644 #endif
645 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
646 char init_in_progress; /* 1 if we have done mmc_start_init() */
647 char preinit; /* start init as early as possible */
648 int ddr_mode;
649 #if CONFIG_IS_ENABLED(DM_MMC)
650 struct udevice *dev; /* Device for this MMC controller */
651 #if CONFIG_IS_ENABLED(DM_REGULATOR)
652 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
653 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
654 #endif
655 #endif
656 u8 *ext_csd;
657 u32 cardtype; /* cardtype read from the MMC */
658 enum mmc_voltage current_voltage;
659 enum bus_mode selected_mode; /* mode currently used */
660 enum bus_mode best_mode; /* best mode is the supported mode with the
661 * highest bandwidth. It may not always be the
662 * operating mode due to limitations when
663 * accessing the boot partitions
664 */
665 u32 quirks;
666 };
667
668 struct mmc_hwpart_conf {
669 struct {
670 uint enh_start; /* in 512-byte sectors */
671 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
672 unsigned wr_rel_change : 1;
673 unsigned wr_rel_set : 1;
674 } user;
675 struct {
676 uint size; /* in 512-byte sectors */
677 unsigned enhanced : 1;
678 unsigned wr_rel_change : 1;
679 unsigned wr_rel_set : 1;
680 } gp_part[4];
681 };
682
683 enum mmc_hwpart_conf_mode {
684 MMC_HWPART_CONF_CHECK,
685 MMC_HWPART_CONF_SET,
686 MMC_HWPART_CONF_COMPLETE,
687 };
688
689 struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
690
691 /**
692 * mmc_bind() - Set up a new MMC device ready for probing
693 *
694 * A child block device is bound with the IF_TYPE_MMC interface type. This
695 * allows the device to be used with CONFIG_BLK
696 *
697 * @dev: MMC device to set up
698 * @mmc: MMC struct
699 * @cfg: MMC configuration
700 * @return 0 if OK, -ve on error
701 */
702 int mmc_bind(struct udevice *dev, struct mmc *mmc,
703 const struct mmc_config *cfg);
704 void mmc_destroy(struct mmc *mmc);
705
706 /**
707 * mmc_unbind() - Unbind a MMC device's child block device
708 *
709 * @dev: MMC device
710 * @return 0 if OK, -ve on error
711 */
712 int mmc_unbind(struct udevice *dev);
713 int mmc_initialize(bd_t *bis);
714 int mmc_init_device(int num);
715 int mmc_init(struct mmc *mmc);
716 int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error);
717
718 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
719 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
720 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
721 int mmc_deinit(struct mmc *mmc);
722 #endif
723
724 /**
725 * mmc_of_parse() - Parse the device tree to get the capabilities of the host
726 *
727 * @dev: MMC device
728 * @cfg: MMC configuration
729 * @return 0 if OK, -ve on error
730 */
731 int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg);
732
733 int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
734
735 /**
736 * mmc_voltage_to_mv() - Convert a mmc_voltage in mV
737 *
738 * @voltage: The mmc_voltage to convert
739 * @return the value in mV if OK, -EINVAL on error (invalid mmc_voltage value)
740 */
741 int mmc_voltage_to_mv(enum mmc_voltage voltage);
742
743 /**
744 * mmc_set_clock() - change the bus clock
745 * @mmc: MMC struct
746 * @clock: bus frequency in Hz
747 * @disable: flag indicating if the clock must on or off
748 * @return 0 if OK, -ve on error
749 */
750 int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
751
752 #define MMC_CLK_ENABLE false
753 #define MMC_CLK_DISABLE true
754
755 struct mmc *find_mmc_device(int dev_num);
756 int mmc_set_dev(int dev_num);
757 void print_mmc_devices(char separator);
758
759 /**
760 * get_mmc_num() - get the total MMC device number
761 *
762 * @return 0 if there is no MMC device, else the number of devices
763 */
764 int get_mmc_num(void);
765 int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
766 int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
767 enum mmc_hwpart_conf_mode mode);
768
769 #if !CONFIG_IS_ENABLED(DM_MMC)
770 int mmc_getcd(struct mmc *mmc);
771 int board_mmc_getcd(struct mmc *mmc);
772 int mmc_getwp(struct mmc *mmc);
773 int board_mmc_getwp(struct mmc *mmc);
774 #endif
775
776 int mmc_set_dsr(struct mmc *mmc, u16 val);
777 /* Function to change the size of boot partition and rpmb partitions */
778 int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
779 unsigned long rpmbsize);
780 /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
781 int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
782 /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
783 int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
784 /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
785 int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
786 /* Functions to read / write the RPMB partition */
787 int mmc_rpmb_set_key(struct mmc *mmc, void *key);
788 int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
789 int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
790 unsigned short cnt, unsigned char *key);
791 int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
792 unsigned short cnt, unsigned char *key);
793
794 /**
795 * mmc_rpmb_route_frames() - route RPMB data frames
796 * @mmc Pointer to a MMC device struct
797 * @req Request data frames
798 * @reqlen Length of data frames in bytes
799 * @rsp Supplied buffer for response data frames
800 * @rsplen Length of supplied buffer for response data frames
801 *
802 * The RPMB data frames are routed to/from some external entity, for
803 * example a Trusted Exectuion Environment in an arm TrustZone protected
804 * secure world. It's expected that it's the external entity who is in
805 * control of the RPMB key.
806 *
807 * Returns 0 on success, < 0 on error.
808 */
809 int mmc_rpmb_route_frames(struct mmc *mmc, void *req, unsigned long reqlen,
810 void *rsp, unsigned long rsplen);
811
812 #ifdef CONFIG_CMD_BKOPS_ENABLE
813 int mmc_set_bkops_enable(struct mmc *mmc);
814 #endif
815
816 /**
817 * Start device initialization and return immediately; it does not block on
818 * polling OCR (operation condition register) status. Useful for checking
819 * the presence of SD/eMMC when no card detect logic is available.
820 *
821 * @param mmc Pointer to a MMC device struct
822 * @return 0 on success, <0 on error.
823 */
824 int mmc_get_op_cond(struct mmc *mmc);
825
826 /**
827 * Start device initialization and return immediately; it does not block on
828 * polling OCR (operation condition register) status. Then you should call
829 * mmc_init, which would block on polling OCR status and complete the device
830 * initializatin.
831 *
832 * @param mmc Pointer to a MMC device struct
833 * @return 0 on success, <0 on error.
834 */
835 int mmc_start_init(struct mmc *mmc);
836
837 /**
838 * Set preinit flag of mmc device.
839 *
840 * This will cause the device to be pre-inited during mmc_initialize(),
841 * which may save boot time if the device is not accessed until later.
842 * Some eMMC devices take 200-300ms to init, but unfortunately they
843 * must be sent a series of commands to even get them to start preparing
844 * for operation.
845 *
846 * @param mmc Pointer to a MMC device struct
847 * @param preinit preinit flag value
848 */
849 void mmc_set_preinit(struct mmc *mmc, int preinit);
850
851 #ifdef CONFIG_MMC_SPI
852 #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
853 #else
854 #define mmc_host_is_spi(mmc) 0
855 #endif
856
857 void board_mmc_power_init(void);
858 int board_mmc_init(bd_t *bis);
859 int cpu_mmc_init(bd_t *bis);
860 int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
861 # ifdef CONFIG_SYS_MMC_ENV_PART
862 extern uint mmc_get_env_part(struct mmc *mmc);
863 # endif
864 int mmc_get_env_dev(void);
865
866 /* Minimum partition switch timeout in units of 10-milliseconds */
867 #define MMC_MIN_PART_SWITCH_TIME 30 /* 300 ms */
868
869 /* Set block count limit because of 16 bit register limit on some hardware*/
870 #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
871 #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
872 #endif
873
874 /**
875 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
876 *
877 * @mmc: MMC device
878 * @return block device if found, else NULL
879 */
880 struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
881
882 #endif /* _MMC_H_ */
883