Home
last modified time | relevance | path

Searched refs:BIT3 (Results 1 – 25 of 167) sorted by relevance

1234567

/device/linaro/bootloader/edk2/Vlv2DeviceRefCodePkg/ValleyView2Soc/SouthCluster/Include/PchRegs/
DPchRegsLpss.h85 #define B_PCH_LPSS_DMAC_BAR_PF BIT3 // Prefetchable
92 #define B_PCH_LPSS_DMAC_BAR1_PF BIT3 // Prefetchable
121 #define B_PCH_LPSS_DMAC_PCS_NSS BIT3 // No Soft Reset
170 #define B_PCH_LPSS_I2C_BAR_PF BIT3 // Prefetchable
177 #define B_PCH_LPSS_I2C_BAR1_PF BIT3 // Prefetchable
206 #define B_PCH_LPSS_I2C_PCS_NSS BIT3 // No Soft Reset
257 #define B_PCH_LPSS_PWM_BAR_PF BIT3 // Prefetchable
264 #define B_PCH_LPSS_PWM_BAR1_PF BIT3 // Prefetchable
293 #define B_PCH_LPSS_PWM_PCS_NSS BIT3 // No Soft Reset
344 #define B_PCH_LPSS_HSUART_BAR_PF BIT3 // Prefetchable
[all …]
DPchRegsPcu.h82 #define B_PCH_LPC_COMMAND_SCE BIT3 // Special Cycle Enable
98 #define B_PCH_LPC_DEV_STS_INT_STS BIT3 // Interrupt Status
146 #define B_PCH_LPC_PMC_BASE_PREF BIT3 // Prefetchable
158 #define B_PCH_LPC_IO_BASE_PREF BIT3 // Prefetchable
165 #define B_PCH_LPC_ILB_BASE_PREF BIT3 // Prefetchable
172 #define B_PCH_LPC_SPI_BASE_PREF BIT3 // Prefetchable
179 #define B_PCH_LPC_MPHY_BASE_PREF BIT3 // Prefetchable
186 #define B_PCH_LPC_PUNIT_BASE_PREF BIT3 // Prefetchable
205 #define B_PCH_LPC_FWH_BIOS_DEC_E70 BIT3 // 70-7F Enable
260 #define B_PCH_ILB_MC_DRTC BIT3 // Disable RTC
[all …]
DPchRegsSata.h74 #define B_PCH_SATA_COMMAND_SCE BIT3 // Special Cycle Enable
88 #define B_PCH_SATA_PCISTS_ITNS BIT3 // Interrupt Status
93 #define B_PCH_SATA_PI_REGISTER_SNC BIT3 // Secondary Mode Native Capable
144 #define B_PCH_SATA_ABAR_PF BIT3 // Prefetchable
162 #define B_PCH_SATA_PMCS_NSFRST BIT3 // No Soft Reset
196 #define B_PCH_SATA_PCS_PORT3_EN BIT3 // Port 3 Enabled
205 #define B_PCH_SATA_PORT3_IMPLEMENTED BIT3 // Port 3 Implemented
DPchRegsSpi.h50 #define B_PCH_SPI_HSFS_BERASE_MASK (BIT4 | BIT3) // Block / Sector Erase Size
82 #define B_PCH_SPI_OPTYPE1_MASK (BIT3 | BIT2) // Opcode Type 1 Mask
110 #define B_PCH_SPI_BCR_SRC (BIT3 | BIT2) // SPI Read Configuration (SRC)
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkSouthCluster/Include/
DI2cRegs.h53 #define B_I2C_REG_TAR (BIT9+BIT8+BIT7+BIT6+BIT5+BIT4+BIT3+BIT2+BIT1+BIT0) //…
68 #define I2C_REG_RAW_INTR_STAT_TX_OVER (BIT3) // Raw Interrupt Status Register TX Over…
88 #define B_I2C_REG_TXFLR (BIT3+BIT2+BIT1+BIT0) // Transmit FIFO Level Register …
90 #define B_I2C_REG_RXFLR (BIT3+BIT2+BIT1+BIT0) // Receive FIFO Level Register b…
/device/linaro/bootloader/edk2/MdePkg/Include/IndustryStandard/
DTpmPtp.h180 #define PTP_FIFO_ACC_SEIZE BIT3
214 #define PTP_FIFO_STS_EXPECT BIT3
229 #define PTP_FIFO_STS_EX_TPM_FAMILY (BIT2 | BIT3)
389 #define PTP_CRB_LOCALITY_STATE_ACTIVE_LOCALITY_MASK (BIT2 | BIT3 | BIT4)
392 #define PTP_CRB_LOCALITY_STATE_ACTIVE_LOCALITY_2 (BIT3)
393 #define PTP_CRB_LOCALITY_STATE_ACTIVE_LOCALITY_3 (BIT2 | BIT3)
415 #define PTP_CRB_LOCALITY_CONTROL_RESET_ESTABLISHMENT_BIT BIT3
DTpmTis.h131 #define TIS_PC_ACC_SEIZE BIT3
165 #define TIS_PC_STS_EXPECT BIT3
/device/linaro/bootloader/edk2/Vlv2TbltDevicePkg/Library/I2CLibPei/
DI2CLibPei.h29 #define B_PCH_PMC_FUNC_DIS_LPSS_FUNC3 BIT3 // LPSS PCM Disable
50 #define B_PCH_LPSS_I2C_BAR_PF BIT3 // Prefetchable
57 #define B_PCH_LPSS_I2C_BAR1_PF BIT3 // Prefetchable
115 #define I2C_INTR_TX_OVER BIT3
140 #define STAT_RFNE BIT3 // RX FIFO is not empty
179 #define I2C_INTR_TX_OVER BIT3
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkNorthCluster/Include/
DQuarkNcSocId.h237 #define SMM_CTL_EN (BIT3) // SMM enable
289 #define B_TSCGF1_CONFIG_ISNSCURRENTSEL_MASK (BIT5 | BIT4 | BIT3)
332 #define B_CFG_STICKY_RW_DECC_VIOLATION BIT3
510 #define B_QNC_GPE0BLK_SMIS_SPI (BIT3) // SPI
545 #define B_QNC_LPC_PIRQX_ROUT (BIT3+BIT2+BIT1+BIT0)
615 #define B_RST_CNT_COLD_RST (BIT3) // Cold reset
652 #define B_QNC_PCIE_DCTL_URE (BIT3) //Unsupported Request Reporting Enable
675 #define B_QNC_PCIE_SLCTL_PDE (BIT3) // Presense detect change enable
679 #define B_QNC_PCIE_SLSTS_PDC (BIT3) // Present Detect changed = 1b : PDS …
682 #define B_QNC_PCIE_RCTL_PIE (BIT3) //Root PCI-E PME Interrupt Enable
[all …]
/device/linaro/bootloader/edk2/MdeModulePkg/Bus/Pci/UhciDxe/
DUhciReg.h52 #define USBPORTSC_PEDC BIT3 // Port Enable / Disable Change
73 #define USBCMD_EGSM BIT3 // Global Suspend Mode
85 #define USBSTS_HSE BIT3 // Host System Error
93 #define USBTD_NAK BIT3 // NAK is received
/device/linaro/bootloader/OpenPlatformPkg/Platforms/AMD/Styx/Drivers/StyxSataPlatformDxe/
DSataRegisters.h93 #define EFI_AHCI_PORT_IS_SDBS BIT3
119 #define EFI_AHCI_PORT_CMD_CLO BIT3
136 #define EFI_AHCI_PORT_TFD_MASK (BIT7 | BIT3 | BIT0)
138 #define EFI_AHCI_PORT_TFD_DRQ BIT3
/device/linaro/bootloader/edk2/Vlv2TbltDevicePkg/Library/I2CLibDxe/
DI2CRegs.h62 #define I2C_INTR_TX_OVER BIT3
87 #define STAT_RFNE BIT3 // RX FIFO is not empty
122 #define I2C_INTR_TX_OVER BIT3
/device/linaro/bootloader/edk2/Omap35xxPkg/Include/Omap3530/
DOmap3530Usb.h28 #define UHH_SYSCONFIG_SIDLEMODE_NO_STANDBY BIT3
38 #define UHH_HOSTCONFIG_ENA_INCR8_ENABLE BIT3
DOmap3530I2c.h23 #define RRDY_IE BIT3
30 #define RRDY BIT3
/device/linaro/bootloader/edk2/ArmPlatformPkg/Include/Drivers/
DSP804Timer.h35 #define SP804_TIMER_CTRL_PRESCALE_MASK (BIT3|BIT2)
38 #define SP804_PRESCALE_DIV_256 BIT3
DHdLcd.h56 #define HDLCD_UNDERRUN BIT3 /* No Data available while DATAEN active */
66 #define HDLCD_BURST_8 BIT3
73 #define HDLCD_DATA_HIGH BIT3
/device/linaro/bootloader/edk2/EmbeddedPkg/Drivers/Isp1761UsbDxe/
DIsp1761UsbDxe.h45 #define ISP1761_DC_INTERRUPT_SUSP BIT3
71 #define ISP1761_ENDPOINT_TYPE_ENABLE BIT3
81 #define ISP1761_CTRL_FUNCTION_VENDP BIT3
/device/linaro/bootloader/edk2/MdePkg/Include/Guid/
DCper.h158 #define EFI_ERROR_SECTION_FLAGS_ERROR_THRESHOLD_EXCEEDED BIT3
242 #define EFI_GENERIC_ERROR_PROC_OPERATION_VALID BIT3
296 #define EFI_GENERIC_ERROR_PROC_FLAGS_CORRECTED BIT3
373 #define EFI_CACHE_CHECK_CONTEXT_CORRUPT_VALID BIT3
426 #define EFI_TLB_CHECK_CONTEXT_CORRUPT_VALID BIT3
477 #define EFI_BUS_CHECK_CONTEXT_CORRUPT_VALID BIT3
552 #define EFI_MS_CHECK_PRECISE_IP_VALID BIT3
600 #define EFI_IA32_X64_ERROR_PROC_RESPONDER_ID_VALID BIT3
787 #define EFI_PLATFORM_MEMORY_NODE_VALID BIT3
863 #define EFI_PLATFORM_MEMORY2_NODE_VALID BIT3
[all …]
/device/linaro/bootloader/OpenPlatformPkg/Drivers/Net/Lan91xDxe/
DLan91xDxeHw.h93 #define EPHSR_LTX_MULT BIT3
119 #define RPCR_LS1B BIT3
186 #define IST_ALLOC BIT3
195 #define MGMT_MDOE BIT3
258 #define PHYSTS_AUTO_CAP BIT3 // Auto-Negotiation Capability
/device/linaro/bootloader/edk2/IntelFrameworkModulePkg/Bus/Pci/IdeBusDxe/
DIdeData.h116 #define IDE_SECONDARY_PROGRAMMABLE_INDICATOR BIT3
122 #define BMIC_NREAD BIT3
294 #define DTE0 BIT3
/device/linaro/bootloader/edk2/MdeModulePkg/Bus/Pci/XhciPei/
DXhciReg.h60 #define XHC_USBCMD_HSEE BIT3 // Host System Error Enable
64 #define XHC_USBSTS_EINT BIT3 // Event Interrupt
77 #define XHC_CRCR_CRR BIT3 // Command Ring Running
83 #define XHC_PORTSC_OCA BIT3 // Over-current Active
100 #define XHC_HUB_PORTSC_OCA BIT3 // Hub's Over-current Active
/device/linaro/bootloader/edk2/OvmfPkg/Include/IndustryStandard/
DQ35MchIch9.h46 #define MCH_SMRAM_G_SMRAME BIT3
53 #define MCH_ESMRAMC_SM_L2 BIT3
/device/linaro/bootloader/edk2/MdeModulePkg/Bus/Pci/XhciDxe/
DXhciReg.h145 #define XHC_USBCMD_HSEE BIT3 // Host System Error Enable
149 #define XHC_USBSTS_EINT BIT3 // Event Interrupt
162 #define XHC_CRCR_CRR BIT3 // Command Ring Running
168 #define XHC_PORTSC_OCA BIT3 // Over-current Active
185 #define XHC_HUB_PORTSC_OCA BIT3 // Hub's Over-current Active
/device/linaro/bootloader/OpenPlatformPkg/Chips/Hisilicon/Hi6220/Include/
DHi6220.h28 #define CTRL4_FPGA_EXT_PHY_SEL BIT3
37 #define CTRL5_USBOTG_RES_SEL BIT3
/device/linaro/bootloader/edk2/Vlv2DeviceRefCodePkg/ValleyView2Soc/SouthCluster/Include/Library/
DI2CLib.h73 #define I2C_INTR_TX_OVER BIT3
98 #define STAT_RFNE BIT3 // RX FIFO is not empty
135 #define I2C_INTR_TX_OVER BIT3

1234567