Searched refs:ID_MASK_ (Results 1 – 6 of 6) sorted by relevance
144 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_) enumerator189 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_) enumerator
797 const unsigned Id = SImm16 & ID_MASK_; in printSendMsg()800 if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0. in printSendMsg()806 if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0. in printSendMsg()820 if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0. in printSendMsg()865 const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_; in printHwreg()
236 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_) enumerator290 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_) enumerator
106 return RegOp->getImm() & AMDGPU::Hwreg::ID_MASK_; in getHWReg()
950 ((MI.getOperand(0).getImm() & AMDGPU::SendMsg::ID_MASK_) == in generateWaitcntInstBefore()
1020 const unsigned Id = SImm16 & ID_MASK_; in printSendMsg()1023 if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0. in printSendMsg()1029 if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0. in printSendMsg()1043 if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0. in printSendMsg()1197 const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_; in printHwreg()