Home
last modified time | relevance | path

Searched refs:IRTL_1024_NS (Results 1 – 4 of 4) sorted by relevance

/external/u-boot/arch/x86/cpu/broadwell/
Dcpu_full.c439 msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_0_LIMIT; in configure_c_states()
444 msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_1_LIMIT; in configure_c_states()
449 msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_2_LIMIT; in configure_c_states()
454 msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_3_LIMIT; in configure_c_states()
459 msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_4_LIMIT; in configure_c_states()
464 msr.lo = IRTL_VALID | IRTL_1024_NS | C_STATE_LATENCY_CONTROL_5_LIMIT; in configure_c_states()
/external/u-boot/arch/x86/cpu/ivybridge/
Dmodel_206ax.c253 msr.lo = IRTL_VALID | IRTL_1024_NS | 0x50; in configure_c_states()
258 msr.lo = IRTL_VALID | IRTL_1024_NS | 0x68; in configure_c_states()
263 msr.lo = IRTL_VALID | IRTL_1024_NS | 0x6D; in configure_c_states()
/external/u-boot/arch/x86/include/asm/arch-ivybridge/
Dmodel_206ax.h35 #define IRTL_1024_NS (2 << 10) macro
/external/u-boot/arch/x86/include/asm/
Dmsr-index.h231 #define IRTL_1024_NS (2 << 10) macro