Home
last modified time | relevance | path

Searched refs:mpuclk (Results 1 – 8 of 8) sorted by relevance

/external/u-boot/arch/arm/mach-socfpga/
Dclock_manager_arria10.c24 u32 mpuclk; member
132 { "mpuclk", offsetof(struct mainpll_cfg, mpuclk) },
307 clk_hz /= (main_cfg->mpuclk & CLKMGR_MAINPLL_MPUCLK_CNT_MSK) in cm_calc_handoff_mpu_clk_hz()
312 clk_hz /= ((main_cfg->mpuclk >> in cm_calc_handoff_mpu_clk_hz()
445 clk = main_cfg->mpuclk; in cm_calculate_numer()
457 clk = main_cfg->mpuclk; in cm_calculate_numer()
746 writel(main_cfg->mpuclk, in cm_full_cfg()
807 &clock_manager_base->main_pll.mpuclk); in cm_full_cfg()
Dclock_manager_gen5.c148 writel(cfg->mpuclk, &clock_manager_base->main_pll.mpuclk); in cm_basic_init()
151 writel(cfg->altera_grp_mpuclk, &clock_manager_base->altera.mpuclk); in cm_basic_init()
366 reg = readl(&clock_manager_base->altera.mpuclk); in cm_get_mpu_clk_hz()
368 reg = readl(&clock_manager_base->main_pll.mpuclk); in cm_get_mpu_clk_hz()
Dclock_manager_s10.c118 writel(0xff, &clock_manager_base->main_pll.mpuclk); in cm_basic_init()
137 writel(cfg->main_pll_mpuclk, &clock_manager_base->main_pll.mpuclk); in cm_basic_init()
237 unsigned long clock = readl(&clock_manager_base->main_pll.mpuclk); in cm_get_mpu_clk_hz()
267 clock /= 1 + (readl(&clock_manager_base->main_pll.mpuclk) & in cm_get_mpu_clk_hz()
/external/u-boot/arch/arm/mach-socfpga/include/mach/
Dclock_manager_gen5.h14 u32 mpuclk; member
51 u32 mpuclk; member
95 u32 mpuclk; member
Dclock_manager_arria10.h20 u32 mpuclk; member
65 u32 mpuclk; member
Dclock_manager_s10.h79 u32 mpuclk; member
/external/u-boot/arch/arm/dts/
Dsocfpga_arria10_socdk_sdmmc_handoff.dtsi64 mpuclk-cnt = <0>; /* Field: mpuclk.cnt */
65 mpuclk-src = <0>; /* Field: mpuclk.src */
115 mpuclk = <0x03840001>; /* Register: mpuclk */
Dsocfpga.dtsi153 mpuclk: mpuclk@48 { label
290 clocks = <&mpuclk>;
297 clocks = <&mpuclk>;