Home
last modified time | relevance | path

Searched refs:slti (Results 1 – 25 of 141) sorted by relevance

123456

/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Mips/
Dmicromips-alu-instructions.s21 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00]
22 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00]
64 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67]
65 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67]
106 slti $3, $3, 103
Dmips64-alu-instructions.s22 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
23 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
51 slti $3, $3, 103
Dmips-alu-instructions.s24 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
25 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
56 slti $3, $3, 103
/external/llvm/test/MC/Mips/
Dmicromips-alu-instructions.s21 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00]
22 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00]
64 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67]
65 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67]
106 slti $3, $3, 103
Dmips64-alu-instructions.s22 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
23 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
51 slti $3, $3, 103
Dmips-alu-instructions.s24 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
25 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28]
56 slti $3, $3, 103
Dinstalias-imm-expanding.s198 # CHECK: slti $4, $5, -32768 # encoding: [0x00,0x80,0xa4,0x28]
200 # CHECK: slti $4, $5, 0 # encoding: [0x00,0x00,0xa4,0x28]
207 # CHECK: slti $4, $5, -1 # encoding: [0xff,0xff,0xa4,0x28]
/external/capstone/suite/MC/Mips/
Dmicromips-alu-instructions.s.cs14 0x63,0x90,0x67,0x00 = slti $3, $3, 103
15 0x63,0x90,0x67,0x00 = slti $3, $3, 103
Dmicromips-alu-instructions-EB.s.cs14 0x90,0x63,0x00,0x67 = slti $3, $3, 103
15 0x90,0x63,0x00,0x67 = slti $3, $3, 103
Dmips64-alu-instructions.s.cs17 0x67,0x00,0x63,0x28 = slti $3, $3, 103
18 0x67,0x00,0x63,0x28 = slti $3, $3, 103
Dmips-alu-instructions.s.cs19 0x67,0x00,0x63,0x28 = slti $3, $3, 103
20 0x67,0x00,0x63,0x28 = slti $3, $3, 103
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/Mips/
Dselgek.ll82 ; 16: slti ${{[0-9]+}}, 1000
85 ; 16: slti ${{[0-9]+}}, 1 # 16 bit inst
88 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst
91 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst
Dcmov.ll230 ; slti and conditional move.
242 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767
247 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767
255 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767
260 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767
316 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768
321 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768
329 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768
334 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768
418 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767
[all …]
Dsetltk.ll18 ; 16: slti $[[REGISTER:[0-9]+]], 10
19 ; MMR6: slti $[[REGISTER:[0-9]+]], $[[REGISTER:[0-9]+]], 10
Dsetcc-se.ll31 ; CHECK: slti $[[R0:[0-9]+]], $4, -32768
32 ; MMR6: slti $[[R0:[0-9]+]], $4, -32768
68 ; CHECK: slti $[[R0:[0-9]+]], $4, 32767
69 ; MMR6: slti $[[R0:[0-9]+]], $4, 32767
Dselltk.ll88 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst
91 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst
Dsetgek.ll15 ; 16: slti ${{[0-9]+}}, -32768
DselTBtnezSlti.ll22 ; 16: slti ${{[0-9]+}}, 10
/external/llvm/test/CodeGen/Mips/
Dselgek.ll82 ; 16: slti ${{[0-9]+}}, 1000
85 ; 16: slti ${{[0-9]+}}, 1 # 16 bit inst
88 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst
91 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst
Dcmov.ll230 ; slti and conditional move.
242 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767
247 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767
255 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767
260 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767
316 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768
321 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768
329 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768
334 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768
418 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767
[all …]
Dsetgek.ll14 ; 16: slti ${{[0-9]+}}, -32768
Dselltk.ll88 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst
91 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst
Dsetcc-se.ll26 ; CHECK: slti $[[R0:[0-9]+]], $4, -32768
59 ; CHECK: slti $[[R0:[0-9]+]], $4, 32767
Dsetltk.ll17 ; 16: slti $[[REGISTER:[0-9]+]], 10
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/RISCV/
Dalu32.ll20 define i32 @slti(i32 %a) nounwind {
21 ; RV32I-LABEL: slti:
23 ; RV32I-NEXT: slti a0, a0, 2

123456