/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Mips/ |
D | micromips-alu-instructions.s | 21 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00] 22 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00] 64 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67] 65 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67] 106 slti $3, $3, 103
|
D | mips64-alu-instructions.s | 22 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 23 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 51 slti $3, $3, 103
|
D | mips-alu-instructions.s | 24 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 25 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 56 slti $3, $3, 103
|
/external/llvm/test/MC/Mips/ |
D | micromips-alu-instructions.s | 21 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00] 22 # CHECK-EL: slti $3, $3, 103 # encoding: [0x63,0x90,0x67,0x00] 64 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67] 65 # CHECK-EB: slti $3, $3, 103 # encoding: [0x90,0x63,0x00,0x67] 106 slti $3, $3, 103
|
D | mips64-alu-instructions.s | 22 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 23 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 51 slti $3, $3, 103
|
D | mips-alu-instructions.s | 24 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 25 # CHECK: slti $3, $3, 103 # encoding: [0x67,0x00,0x63,0x28] 56 slti $3, $3, 103
|
D | instalias-imm-expanding.s | 198 # CHECK: slti $4, $5, -32768 # encoding: [0x00,0x80,0xa4,0x28] 200 # CHECK: slti $4, $5, 0 # encoding: [0x00,0x00,0xa4,0x28] 207 # CHECK: slti $4, $5, -1 # encoding: [0xff,0xff,0xa4,0x28]
|
/external/capstone/suite/MC/Mips/ |
D | micromips-alu-instructions.s.cs | 14 0x63,0x90,0x67,0x00 = slti $3, $3, 103 15 0x63,0x90,0x67,0x00 = slti $3, $3, 103
|
D | micromips-alu-instructions-EB.s.cs | 14 0x90,0x63,0x00,0x67 = slti $3, $3, 103 15 0x90,0x63,0x00,0x67 = slti $3, $3, 103
|
D | mips64-alu-instructions.s.cs | 17 0x67,0x00,0x63,0x28 = slti $3, $3, 103 18 0x67,0x00,0x63,0x28 = slti $3, $3, 103
|
D | mips-alu-instructions.s.cs | 19 0x67,0x00,0x63,0x28 = slti $3, $3, 103 20 0x67,0x00,0x63,0x28 = slti $3, $3, 103
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/Mips/ |
D | selgek.ll | 82 ; 16: slti ${{[0-9]+}}, 1000 85 ; 16: slti ${{[0-9]+}}, 1 # 16 bit inst 88 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst 91 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst
|
D | cmov.ll | 230 ; slti and conditional move. 242 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767 247 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767 255 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767 260 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767 316 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768 321 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768 329 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768 334 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768 418 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767 [all …]
|
D | setltk.ll | 18 ; 16: slti $[[REGISTER:[0-9]+]], 10 19 ; MMR6: slti $[[REGISTER:[0-9]+]], $[[REGISTER:[0-9]+]], 10
|
D | setcc-se.ll | 31 ; CHECK: slti $[[R0:[0-9]+]], $4, -32768 32 ; MMR6: slti $[[R0:[0-9]+]], $4, -32768 68 ; CHECK: slti $[[R0:[0-9]+]], $4, 32767 69 ; MMR6: slti $[[R0:[0-9]+]], $4, 32767
|
D | selltk.ll | 88 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst 91 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst
|
D | setgek.ll | 15 ; 16: slti ${{[0-9]+}}, -32768
|
D | selTBtnezSlti.ll | 22 ; 16: slti ${{[0-9]+}}, 10
|
/external/llvm/test/CodeGen/Mips/ |
D | selgek.ll | 82 ; 16: slti ${{[0-9]+}}, 1000 85 ; 16: slti ${{[0-9]+}}, 1 # 16 bit inst 88 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst 91 ; 16: slti ${{[0-9]+}}, 2 # 16 bit inst
|
D | cmov.ll | 230 ; slti and conditional move. 242 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767 247 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767 255 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767 260 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, 32767 316 ; 32-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768 321 ; 32-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768 329 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, -32768 334 ; 64-CMP-DAG: slti $[[R0:[0-9]+]], $4, -32768 418 ; 64-CMOV-DAG: slti $[[R0:[0-9]+]], $4, 32767 [all …]
|
D | setgek.ll | 14 ; 16: slti ${{[0-9]+}}, -32768
|
D | selltk.ll | 88 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst 91 ; 16: slti ${{[0-9]+}}, 3 # 16 bit inst
|
D | setcc-se.ll | 26 ; CHECK: slti $[[R0:[0-9]+]], $4, -32768 59 ; CHECK: slti $[[R0:[0-9]+]], $4, 32767
|
D | setltk.ll | 17 ; 16: slti $[[REGISTER:[0-9]+]], 10
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/RISCV/ |
D | alu32.ll | 20 define i32 @slti(i32 %a) nounwind { 21 ; RV32I-LABEL: slti: 23 ; RV32I-NEXT: slti a0, a0, 2
|