Home
last modified time | relevance | path

Searched refs:BIT0 (Results 1 – 25 of 270) sorted by relevance

1234567891011

/device/linaro/bootloader/edk2/Vlv2DeviceRefCodePkg/ValleyView2Soc/SouthCluster/Include/PchRegs/
DPchRegsSmbus.h64 #define B_PCH_SMBUS_PCICMD_IOSE BIT0 // I/O Space Enable
68 #define B_PCH_SMBUS_BASE_IOSI BIT0 // IO Space Indicator
86 #define B_PCH_SMBUS_HBSY BIT0 // Host Busy
102 #define B_PCH_SMBUS_INTREN BIT0 // Interrupt Enable
109 #define B_PCH_SMBUS_RW_SEL BIT0 // Direction of the host transfer, 1 = read, 0 = w…
124 #define B_PCH_SMBUS_CRCE BIT0 // CRC Error
128 #define B_PCH_SMBUS_AAC BIT0 // Automatically Append CRC
133 #define B_PCH_SMBUS_SMLINK0_CUR_STS BIT0 // Not supported
139 #define B_PCH_SMBUS_SMBCLK_CUR_STS BIT0 // SMBCLK Current Status
142 #define B_PCH_SMBUS_HOST_NOTIFY_STS BIT0 // Host Notify Status
[all …]
DPchRegsPcu.h85 #define B_PCH_LPC_COMMAND_IOSE BIT0 // I/O Space Enable
142 #define B_PCH_LPC_ACPI_BASE_MEMI BIT0 // Memory Space Indication
149 #define B_PCH_LPC_PMC_BASE_MEMI BIT0 // Memory Space Indication
154 #define B_PCH_LPC_GPIO_BASE_MEMI BIT0 // Memory Space Indication
161 #define B_PCH_LPC_IO_BASE_MEMI BIT0 // Memory Space Indication
168 #define B_PCH_LPC_ILB_BASE_MEMI BIT0 // Memory Space Indication
175 #define B_PCH_LPC_SPI_BASE_MEMI BIT0 // Memory Space Indicator
182 #define B_PCH_LPC_MPHY_BASE_MEMI BIT0 // Memory Space Indicator
189 #define B_PCH_LPC_PUNIT_BASE_MEMI BIT0 // Memory Space Indicator
192 #define B_PCH_LPC_UART_CTRL_COM1_EN BIT0 // COM1 Enable
[all …]
DPchRegsLpss.h87 #define B_PCH_LPSS_DMAC_BAR_MS BIT0 // Message Space
94 #define B_PCH_LPSS_DMAC_BAR1_MS BIT0 // Message Space
122 #define B_PCH_LPSS_DMAC_PCS_PS (BIT1 | BIT0) // Power State
172 #define B_PCH_LPSS_I2C_BAR_MS BIT0 // Message Space
179 #define B_PCH_LPSS_I2C_BAR1_MS BIT0 // Message Space
207 #define B_PCH_LPSS_I2C_PCS_PS (BIT1 | BIT0) // Power State
218 #define B_PCH_LPSS_I2C_MEM_RESETS_APB BIT0 // APB Domain Reset
259 #define B_PCH_LPSS_PWM_BAR_MS BIT0 // Message Space
266 #define B_PCH_LPSS_PWM_BAR1_MS BIT0 // Message Space
294 #define B_PCH_LPSS_PWM_PCS_PS (BIT1 | BIT0) // Power State
[all …]
DPchRegsSata.h77 #define B_PCH_SATA_COMMAND_IOSE BIT0 // I/O Space Enable
96 #define B_PCH_SATA_PI_REGISTER_PNE BIT0 // Primary Mode Native Enable
117 #define B_PCH_SATA_PCMD_BAR_RTE BIT0 // Resource Type Indicator
121 #define B_PCH_SATA_PCTL_BAR_RTE BIT0 // Resource Type Indicator
125 #define B_PCH_SATA_SCMD_BAR_RTE BIT0 // Resource Type Indicator
129 #define B_PCH_SATA_SCTL_BAR_RTE BIT0 // Resource Type Indicator
134 #define B_PCH_SATA_LBAR_RTE BIT0 // Resource Type Indicator
146 #define B_PCH_SATA_ABAR_RTE BIT0 // Resource Type Indicator
165 #define B_PCH_SATA_PMCS_PS (BIT1 | BIT0) // Power State
199 #define B_PCH_SATA_PCS_PORT0_EN BIT0 // Port 0 Enabled
[all …]
DPchRegsUsb.h72 #define B_PCH_EHCI_PWR_CNTL_STS_PWR_STS (BIT1 | BIT0) // Power State
74 #define V_PCH_EHCI_PWR_CNTL_STS_PWR_STS_D3 (BIT1 | BIT0) // D3 Hot State
95 #define B_PCH_XHCI_PWR_CNTL_STS_PWR_STS (BIT1 | BIT0)
96 #define V_PCH_XHCI_PWR_CNTL_STS_PWR_STS_D3 (BIT1 | BIT0)
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkNorthCluster/Include/
DQuarkNcSocId.h134 #define B_DFUSESTAT_ECC_DIS (BIT0) // Disable ECC.
146 #define OPTIONS_1_DMA_DISABLE (BIT0)
226 #define CPU0_NON_SMM BIT0
240 #define SMM_LOCKED (BIT0) // SMM Locked
245 #define HMBOUND_LOCK BIT0
284 #define B_STPDDRCFG_FORCE_RECOVERY BIT0
315 #define B_TSCGF3_CONFIG_ITSRST BIT0
329 #define B_CFG_STICKY_RW_SMM_VIOLATION BIT0
398 #define B_QNC_SMBUS_BYTE_DONE_STS (BIT0) // Completion Status
446 #define B_QNC_PM1BLK_PM1S_ALL (BIT15+BIT14+BIT10+BIT5+BIT0)
[all …]
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkSouthCluster/Include/
DI2cRegs.h53 #define B_I2C_REG_TAR (BIT9+BIT8+BIT7+BIT6+BIT5+BIT4+BIT3+BIT2+BIT1+BIT0) //…
70 #define I2C_REG_RAW_INTR_STAT_RX_UNDER (BIT0) // Raw Interrupt Status Register RX Unde…
81 #define B_I2C_REG_CLR_STOP_DET (BIT0) // Clear STOP DET Interrupt Register
83 #define B_I2C_REG_CLR_START_DET (BIT0) // Clear START DET Interrupt Register
85 #define B_I2C_REG_ENABLE (BIT0) // Enable (1) or disable (0) I2C Control…
88 #define B_I2C_REG_TXFLR (BIT3+BIT2+BIT1+BIT0) // Transmit FIFO Level Register …
90 #define B_I2C_REG_RXFLR (BIT3+BIT2+BIT1+BIT0) // Receive FIFO Level Register b…
/device/linaro/bootloader/edk2/Omap35xxPkg/Include/Omap3530/
DOmap3530Uart.h34 #define UART_FCR_FIFO_ENABLE BIT0
38 #define UART_LCR_CHAR_LENGTH_8 (BIT1 | BIT0)
41 #define UART_MCR_DTR_FORCE_ACTIVE BIT0
46 #define UART_LSR_RX_FIFO_E_MASK BIT0
47 #define UART_LSR_RX_FIFO_E_NOT_EMPTY BIT0
DOmap3530Gpio.h61 #define GPIO_SYSCONFIG_AUTOIDLE_MASK BIT0
63 #define GPIO_SYSCONFIG_AUTOIDLE_ON BIT0
65 #define GPIO_SYSSTATUS_RESETDONE_MASK BIT0
67 #define GPIO_SYSSTATUS_RESETDONE_COMPLETE BIT0
87 #define GPIO_CTRL_DISABLEMODULE_MASK BIT0
89 #define GPIO_CTRL_DISABLEMODULE_DISABLE BIT0
DOmap3530Timer.h56 #define TISR_MAT_IT_FLAG_MASK BIT0
66 #define TISR_MAT_IT_FLAG_CLEAR BIT0
71 #define TCLR_ST_ON BIT0
78 #define TIER_MAT_IT_ENABLE BIT0
DOmap3530MMCHS.h27 #define RESETDONE_MASK BIT0
28 #define RESETDONE BIT0
34 #define OD BIT0
57 #define DE_ENABLE BIT0
79 #define CMDI_MASK BIT0
81 #define CMDI_NOT_ALLOWED BIT0
97 #define ICE BIT0
112 #define CC BIT0
123 #define CC_EN BIT0
138 #define CC_SIGEN BIT0
DOmap3530Gpmc.h29 #define TIMEOUTENABLE BIT0
57 #define OEONTIME BIT0
84 #define ECCENABLE BIT0
90 #define ECCPOINTER_REG1 BIT0
/device/linaro/bootloader/edk2/EmbeddedPkg/Drivers/Lan9118Dxe/
DLan9118DxeUtil.h121 #define SOFT_RESET_CHECK_MAC_ADDR_LOAD BIT0
133 #define PHY_RESET_PMT BIT0
145 #define HW_CONF_USE_LEDS BIT0
165 #define AUTO_NEGOTIATE_COLLISION_TEST BIT0
183 #define STOP_TX_MAC BIT0
195 #define STOP_RX_CLEAR BIT0
205 #define START_TX_MAC BIT0
217 #define START_RX_CLEAR BIT0
256 #define ALLOC_USE_DEFAULT BIT0
/device/linaro/bootloader/edk2/IntelFrameworkModulePkg/Bus/Isa/IsaFloppyPei/
DFdc.h34 #define SELECT_DRV BIT0 // Select Drive: 0=A 1=B
42 #define MSR_DAB BIT0 // Drive A Busy
51 #define CCR_DRC (BIT0 | BIT1) // Data Rate select
106 #define STS0_US0 BIT0 // Unit Select0
121 #define STS1_MA BIT0 // Missing Address Mark
136 #define STS2_MD BIT0 // Missing Address Mark in DataField
156 #define STS3_US0 BIT0 // Unit Select0
/device/linaro/bootloader/edk2/MdePkg/Include/IndustryStandard/
DTpmPtp.h192 #define PTP_FIFO_ACC_ESTABLISH BIT0
237 #define PTP_FIFO_STS_EX_CANCEL BIT0
406 #define PTP_CRB_LOCALITY_STATE_TPM_ESTABLISHED BIT0
430 #define PTP_CRB_LOCALITY_CONTROL_REQUEST_ACCESS BIT0
446 #define PTP_CRB_LOCALITY_STATUS_GRANTED BIT0
466 #define PTP_CRB_CONTROL_AREA_REQUEST_COMMAND_READY BIT0
485 #define PTP_CRB_CONTROL_AREA_STATUS_TPM_STATUS BIT0
496 #define PTP_CRB_CONTROL_CANCEL BIT0
507 #define PTP_CRB_CONTROL_START BIT0
/device/linaro/bootloader/OpenPlatformPkg/Drivers/Net/Lan91xDxe/
DLan91xDxeHw.h75 #define TCR_TXENA BIT0
90 #define EPHSR_TX_SUC BIT0
105 #define RCR_RX_ABORT BIT0
137 #define CTR_STORE BIT0
150 #define MMUCR_BUSY BIT0
183 #define IST_RCV BIT0
192 #define MGMT_MDO BIT0
203 #define RX_MULTICAST BIT0
255 #define PHYSTS_EXT_CAP BIT0 // Extended Capabilities Regist…
269 #define PHYANA_CSMA BIT0 // Advertise CSMA capability
/device/linaro/bootloader/edk2/OvmfPkg/Include/IndustryStandard/
DQ35MchIch9.h39 #define MCH_PCIEXBAR_EN BIT0
58 #define MCH_ESMRAMC_T_EN BIT0
89 #define ICH9_RCBA_EN BIT0
102 #define ICH9_SMI_EN_GBL_SMI_EN BIT0
DVirtio095.h103 #define VRING_AVAIL_F_NO_INTERRUPT BIT0
117 #define VRING_USED_F_NO_NOTIFY BIT0
137 #define VRING_DESC_F_NEXT BIT0 // more descriptors in this request
162 #define VSTAT_ACK BIT0
/device/linaro/bootloader/OpenPlatformPkg/Platforms/AMD/Styx/Drivers/StyxSataPlatformDxe/
DSataRegisters.h26 #define EFI_AHCI_GHC_RESET BIT0
90 #define EFI_AHCI_PORT_IS_DHRS BIT0
116 #define EFI_AHCI_PORT_CMD_ST BIT0
136 #define EFI_AHCI_PORT_TFD_MASK (BIT7 | BIT3 | BIT0)
139 #define EFI_AHCI_PORT_TFD_ERR BIT0
158 #define EFI_AHCI_PORT_SERR_RDIE BIT0
/device/linaro/bootloader/edk2/Vlv2TbltDevicePkg/Library/I2CLibPei/
DI2CLibPei.h32 #define B_PCH_PMC_FUNC_DIS_LPSS_FUNC0 BIT0 // LPSS DMA Disable
52 #define B_PCH_LPSS_I2C_BAR_MS BIT0 // Message Space
59 #define B_PCH_LPSS_I2C_BAR1_MS BIT0 // Message Space
68 #define B_PCH_LPIO_I2C_MEM_RESETS_APB BIT0 // APB Domain Reset
86 #define B_MASTER_MODE BIT0
118 #define I2C_INTR_RX_UNDER BIT0
182 #define I2C_INTR_RX_UNDER BIT0
/device/linaro/bootloader/edk2/Omap35xxPkg/Include/
DTPS65950.h40 #define CARD_DETECT_ENABLE (BIT2 | BIT0) // GPIO ON + GPIO CD1 enabled
44 #define CARD_DETECT_BIT BIT0
48 #define LEDAON BIT0
/device/linaro/bootloader/edk2/Vlv2TbltDevicePkg/Library/I2CLibDxe/
DI2CRegs.h33 #define B_MASTER_MODE BIT0
65 #define I2C_INTR_RX_UNDER BIT0
125 #define I2C_INTR_RX_UNDER BIT0
129 #define B_PCH_LPIO_I2C_MEM_RESETS_APB BIT0 // APB Domain Reset
/device/linaro/bootloader/edk2/ArmPlatformPkg/Include/Drivers/
DHdLcd.h53 #define HDLCD_DMA_END BIT0 /* DMA has finished reading a frame */
60 #define HDLCD_ENABLE BIT0
63 #define HDLCD_BURST_1 BIT0
70 #define HDLCD_VSYNC_HIGH BIT0
DSP805Watchdog.h39 #define SP805_WDOG_CTRL_INTEN BIT0
41 #define SP805_WDOG_RAW_INT_STS_WDOGRIS BIT0
42 #define SP805_WDOG_MSK_INT_STS_WDOGMIS BIT0
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkNorthCluster/MemoryInit/Pei/
Dmeminit_utils.c61 msk = (byte_lane & BIT0) ? (BIT23 | BIT22 | BIT21 | BIT20) : (BIT11 | BIT10 | BIT9 | BIT8); in set_rcvn()
62 tempD = (byte_lane & BIT0) ? ((pi_count / HALF_CLK) << 20) : ((pi_count / HALF_CLK) << 8); in set_rcvn()
71 reg = (byte_lane & BIT0) ? (B1DLLPICODER0) : (B0DLLPICODER0); in set_rcvn()
84 msk |= (byte_lane & BIT0) ? (BIT5) : (BIT2); in set_rcvn()
90 msk |= (byte_lane & BIT0) ? (BIT11) : (BIT8); in set_rcvn()
128 tempD >>= (byte_lane & BIT0) ? (20) : (8); in get_rcvn()
137 reg = (byte_lane & BIT0) ? (B1DLLPICODER0) : (B0DLLPICODER0); in get_rcvn()
170 reg = (byte_lane & BIT0) ? (B1RXDQSPICODE) : (B0RXDQSPICODE); in set_rdqs()
172 msk = (BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0); in set_rdqs()
205 reg = (byte_lane & BIT0) ? (B1RXDQSPICODE) : (B0RXDQSPICODE); in get_rdqs()
[all …]

1234567891011