1 /* 2 * URB OHCI HCD (Host Controller Driver) for USB. 3 * 4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at> 5 * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net> 6 * 7 * usb-ohci.h 8 */ 9 10 /* 11 * e.g. PCI controllers need this 12 */ 13 14 #include <asm/io.h> 15 16 #ifdef CONFIG_SYS_OHCI_SWAP_REG_ACCESS 17 # define ohci_readl(a) __swap_32(in_be32((u32 *)a)) 18 # define ohci_writel(a, b) out_be32((u32 *)b, __swap_32(a)) 19 #else 20 # define ohci_readl(a) readl(a) 21 # define ohci_writel(v, a) writel(v, a) 22 #endif /* CONFIG_SYS_OHCI_SWAP_REG_ACCESS */ 23 24 #if ARCH_DMA_MINALIGN > 16 25 #define ED_ALIGNMENT ARCH_DMA_MINALIGN 26 #else 27 #define ED_ALIGNMENT 16 28 #endif 29 30 #if CONFIG_IS_ENABLED(DM_USB) && ARCH_DMA_MINALIGN > 32 31 #define TD_ALIGNMENT ARCH_DMA_MINALIGN 32 #else 33 #define TD_ALIGNMENT 32 34 #endif 35 36 /* functions for doing board or CPU specific setup/cleanup */ 37 int usb_board_stop(void); 38 39 int usb_cpu_init(void); 40 int usb_cpu_stop(void); 41 int usb_cpu_init_fail(void); 42 43 /* ED States */ 44 #define ED_NEW 0x00 45 #define ED_UNLINK 0x01 46 #define ED_OPER 0x02 47 #define ED_DEL 0x04 48 #define ED_URB_DEL 0x08 49 50 /* usb_ohci_ed */ 51 struct ed { 52 __u32 hwINFO; 53 __u32 hwTailP; 54 __u32 hwHeadP; 55 __u32 hwNextED; 56 57 struct ed *ed_prev; 58 __u8 int_period; 59 __u8 int_branch; 60 __u8 int_load; 61 __u8 int_interval; 62 __u8 state; 63 __u8 type; 64 __u16 last_iso; 65 struct ed *ed_rm_list; 66 67 struct usb_device *usb_dev; 68 void *purb; 69 __u32 unused[2]; 70 } __attribute__((aligned(ED_ALIGNMENT))); 71 typedef struct ed ed_t; 72 73 74 /* TD info field */ 75 #define TD_CC 0xf0000000 76 #define TD_CC_GET(td_p) ((td_p >>28) & 0x0f) 77 #define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28) 78 #define TD_EC 0x0C000000 79 #define TD_T 0x03000000 80 #define TD_T_DATA0 0x02000000 81 #define TD_T_DATA1 0x03000000 82 #define TD_T_TOGGLE 0x00000000 83 #define TD_R 0x00040000 84 #define TD_DI 0x00E00000 85 #define TD_DI_SET(X) (((X) & 0x07)<< 21) 86 #define TD_DP 0x00180000 87 #define TD_DP_SETUP 0x00000000 88 #define TD_DP_IN 0x00100000 89 #define TD_DP_OUT 0x00080000 90 91 #define TD_ISO 0x00010000 92 #define TD_DEL 0x00020000 93 94 /* CC Codes */ 95 #define TD_CC_NOERROR 0x00 96 #define TD_CC_CRC 0x01 97 #define TD_CC_BITSTUFFING 0x02 98 #define TD_CC_DATATOGGLEM 0x03 99 #define TD_CC_STALL 0x04 100 #define TD_DEVNOTRESP 0x05 101 #define TD_PIDCHECKFAIL 0x06 102 #define TD_UNEXPECTEDPID 0x07 103 #define TD_DATAOVERRUN 0x08 104 #define TD_DATAUNDERRUN 0x09 105 #define TD_BUFFEROVERRUN 0x0C 106 #define TD_BUFFERUNDERRUN 0x0D 107 #define TD_NOTACCESSED 0x0F 108 109 110 #define MAXPSW 1 111 112 struct td { 113 __u32 hwINFO; 114 __u32 hwCBP; /* Current Buffer Pointer */ 115 __u32 hwNextTD; /* Next TD Pointer */ 116 __u32 hwBE; /* Memory Buffer End Pointer */ 117 118 __u16 hwPSW[MAXPSW]; 119 __u8 unused; 120 __u8 index; 121 struct ed *ed; 122 struct td *next_dl_td; 123 struct usb_device *usb_dev; 124 int transfer_len; 125 __u32 data; 126 127 __u32 unused2[2]; 128 } __attribute__((aligned(TD_ALIGNMENT))); 129 typedef struct td td_t; 130 131 #define OHCI_ED_SKIP (1 << 14) 132 133 /* 134 * The HCCA (Host Controller Communications Area) is a 256 byte 135 * structure defined in the OHCI spec. that the host controller is 136 * told the base address of. It must be 256-byte aligned. 137 */ 138 139 #define NUM_INTS 32 /* part of the OHCI standard */ 140 struct ohci_hcca { 141 __u32 int_table[NUM_INTS]; /* Interrupt ED table */ 142 __u16 frame_no; /* current frame number */ 143 __u16 pad1; /* set to 0 on each frame_no change */ 144 __u32 done_head; /* info returned for an interrupt */ 145 u8 reserved_for_hc[116]; 146 } __attribute__((aligned(256))); 147 148 149 /* 150 * Maximum number of root hub ports. 151 */ 152 #ifndef CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 153 # error "CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS undefined!" 154 #endif 155 156 /* 157 * This is the structure of the OHCI controller's memory mapped I/O 158 * region. This is Memory Mapped I/O. You must use the ohci_readl() and 159 * ohci_writel() macros defined in this file to access these!! 160 */ 161 struct ohci_regs { 162 /* control and status registers */ 163 __u32 revision; 164 __u32 control; 165 __u32 cmdstatus; 166 __u32 intrstatus; 167 __u32 intrenable; 168 __u32 intrdisable; 169 /* memory pointers */ 170 __u32 hcca; 171 __u32 ed_periodcurrent; 172 __u32 ed_controlhead; 173 __u32 ed_controlcurrent; 174 __u32 ed_bulkhead; 175 __u32 ed_bulkcurrent; 176 __u32 donehead; 177 /* frame counters */ 178 __u32 fminterval; 179 __u32 fmremaining; 180 __u32 fmnumber; 181 __u32 periodicstart; 182 __u32 lsthresh; 183 /* Root hub ports */ 184 struct ohci_roothub_regs { 185 __u32 a; 186 __u32 b; 187 __u32 status; 188 __u32 portstatus[CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS]; 189 } roothub; 190 } __attribute__((aligned(32))); 191 192 /* Some EHCI controls */ 193 #define EHCI_USBCMD_OFF 0x20 194 #define EHCI_USBCMD_HCRESET (1 << 1) 195 196 /* OHCI CONTROL AND STATUS REGISTER MASKS */ 197 198 /* 199 * HcControl (control) register masks 200 */ 201 #define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */ 202 #define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */ 203 #define OHCI_CTRL_IE (1 << 3) /* isochronous enable */ 204 #define OHCI_CTRL_CLE (1 << 4) /* control list enable */ 205 #define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */ 206 #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */ 207 #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */ 208 #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */ 209 #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */ 210 211 /* pre-shifted values for HCFS */ 212 # define OHCI_USB_RESET (0 << 6) 213 # define OHCI_USB_RESUME (1 << 6) 214 # define OHCI_USB_OPER (2 << 6) 215 # define OHCI_USB_SUSPEND (3 << 6) 216 217 /* 218 * HcCommandStatus (cmdstatus) register masks 219 */ 220 #define OHCI_HCR (1 << 0) /* host controller reset */ 221 #define OHCI_CLF (1 << 1) /* control list filled */ 222 #define OHCI_BLF (1 << 2) /* bulk list filled */ 223 #define OHCI_OCR (1 << 3) /* ownership change request */ 224 #define OHCI_SOC (3 << 16) /* scheduling overrun count */ 225 226 /* 227 * masks used with interrupt registers: 228 * HcInterruptStatus (intrstatus) 229 * HcInterruptEnable (intrenable) 230 * HcInterruptDisable (intrdisable) 231 */ 232 #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */ 233 #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */ 234 #define OHCI_INTR_SF (1 << 2) /* start frame */ 235 #define OHCI_INTR_RD (1 << 3) /* resume detect */ 236 #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */ 237 #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */ 238 #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */ 239 #define OHCI_INTR_OC (1 << 30) /* ownership change */ 240 #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */ 241 242 243 /* Virtual Root HUB */ 244 struct virt_root_hub { 245 int devnum; /* Address of Root Hub endpoint */ 246 void *dev; /* was urb */ 247 void *int_addr; 248 int send; 249 int interval; 250 }; 251 252 /* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */ 253 254 /* destination of request */ 255 #define RH_INTERFACE 0x01 256 #define RH_ENDPOINT 0x02 257 #define RH_OTHER 0x03 258 259 #define RH_CLASS 0x20 260 #define RH_VENDOR 0x40 261 262 /* Requests: bRequest << 8 | bmRequestType */ 263 #define RH_GET_STATUS 0x0080 264 #define RH_CLEAR_FEATURE 0x0100 265 #define RH_SET_FEATURE 0x0300 266 #define RH_SET_ADDRESS 0x0500 267 #define RH_GET_DESCRIPTOR 0x0680 268 #define RH_SET_DESCRIPTOR 0x0700 269 #define RH_GET_CONFIGURATION 0x0880 270 #define RH_SET_CONFIGURATION 0x0900 271 #define RH_GET_STATE 0x0280 272 #define RH_GET_INTERFACE 0x0A80 273 #define RH_SET_INTERFACE 0x0B00 274 #define RH_SYNC_FRAME 0x0C80 275 /* Our Vendor Specific Request */ 276 #define RH_SET_EP 0x2000 277 278 279 /* Hub port features */ 280 #define RH_PORT_CONNECTION 0x00 281 #define RH_PORT_ENABLE 0x01 282 #define RH_PORT_SUSPEND 0x02 283 #define RH_PORT_OVER_CURRENT 0x03 284 #define RH_PORT_RESET 0x04 285 #define RH_PORT_POWER 0x08 286 #define RH_PORT_LOW_SPEED 0x09 287 288 #define RH_C_PORT_CONNECTION 0x10 289 #define RH_C_PORT_ENABLE 0x11 290 #define RH_C_PORT_SUSPEND 0x12 291 #define RH_C_PORT_OVER_CURRENT 0x13 292 #define RH_C_PORT_RESET 0x14 293 294 /* Hub features */ 295 #define RH_C_HUB_LOCAL_POWER 0x00 296 #define RH_C_HUB_OVER_CURRENT 0x01 297 298 #define RH_DEVICE_REMOTE_WAKEUP 0x00 299 #define RH_ENDPOINT_STALL 0x01 300 301 #define RH_ACK 0x01 302 #define RH_REQ_ERR -1 303 #define RH_NACK 0x00 304 305 306 /* OHCI ROOT HUB REGISTER MASKS */ 307 308 /* roothub.portstatus [i] bits */ 309 #define RH_PS_CCS 0x00000001 /* current connect status */ 310 #define RH_PS_PES 0x00000002 /* port enable status*/ 311 #define RH_PS_PSS 0x00000004 /* port suspend status */ 312 #define RH_PS_POCI 0x00000008 /* port over current indicator */ 313 #define RH_PS_PRS 0x00000010 /* port reset status */ 314 #define RH_PS_PPS 0x00000100 /* port power status */ 315 #define RH_PS_LSDA 0x00000200 /* low speed device attached */ 316 #define RH_PS_CSC 0x00010000 /* connect status change */ 317 #define RH_PS_PESC 0x00020000 /* port enable status change */ 318 #define RH_PS_PSSC 0x00040000 /* port suspend status change */ 319 #define RH_PS_OCIC 0x00080000 /* over current indicator change */ 320 #define RH_PS_PRSC 0x00100000 /* port reset status change */ 321 322 /* roothub.status bits */ 323 #define RH_HS_LPS 0x00000001 /* local power status */ 324 #define RH_HS_OCI 0x00000002 /* over current indicator */ 325 #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */ 326 #define RH_HS_LPSC 0x00010000 /* local power status change */ 327 #define RH_HS_OCIC 0x00020000 /* over current indicator change */ 328 #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */ 329 330 /* roothub.b masks */ 331 #define RH_B_DR 0x0000ffff /* device removable flags */ 332 #define RH_B_PPCM 0xffff0000 /* port power control mask */ 333 334 /* roothub.a masks */ 335 #define RH_A_NDP (0xff << 0) /* number of downstream ports */ 336 #define RH_A_PSM (1 << 8) /* power switching mode */ 337 #define RH_A_NPS (1 << 9) /* no power switching */ 338 #define RH_A_DT (1 << 10) /* device type (mbz) */ 339 #define RH_A_OCPM (1 << 11) /* over current protection mode */ 340 #define RH_A_NOCP (1 << 12) /* no over current protection */ 341 #define RH_A_POTPGT (0xff << 24) /* power on to power good time */ 342 343 /* urb */ 344 #define N_URB_TD 48 345 typedef struct 346 { 347 ed_t *ed; 348 __u16 length; /* number of tds associated with this request */ 349 __u16 td_cnt; /* number of tds already serviced */ 350 struct usb_device *dev; 351 int state; 352 unsigned long pipe; 353 void *transfer_buffer; 354 int transfer_buffer_length; 355 int interval; 356 int actual_length; 357 int finished; 358 td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */ 359 } urb_priv_t; 360 #define URB_DEL 1 361 362 #define NUM_EDS 32 /* num of preallocated endpoint descriptors */ 363 364 #define NUM_TD 64 /* we need more TDs than EDs */ 365 366 #define NUM_INT_DEVS 8 /* num of ohci_dev structs for int endpoints */ 367 368 typedef struct ohci_device { 369 ed_t ed[NUM_EDS] __aligned(ED_ALIGNMENT); 370 td_t tds[NUM_TD] __aligned(TD_ALIGNMENT); 371 int ed_cnt; 372 int devnum; 373 } ohci_dev_t; 374 375 /* 376 * This is the full ohci controller description 377 * 378 * Note how the "proper" USB information is just 379 * a subset of what the full implementation needs. (Linus) 380 */ 381 382 383 typedef struct ohci { 384 /* this allocates EDs for all possible endpoints */ 385 struct ohci_device ohci_dev __aligned(TD_ALIGNMENT); 386 struct ohci_device int_dev[NUM_INT_DEVS] __aligned(TD_ALIGNMENT); 387 struct ohci_hcca *hcca; /* hcca */ 388 /*dma_addr_t hcca_dma;*/ 389 390 int irq; 391 int disabled; /* e.g. got a UE, we're hung */ 392 int sleeping; 393 unsigned long flags; /* for HC bugs */ 394 395 struct ohci_regs *regs; /* OHCI controller's memory */ 396 397 int ohci_int_load[32]; /* load of the 32 Interrupt Chains (for load balancing)*/ 398 ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */ 399 ed_t *ed_bulktail; /* last endpoint of bulk list */ 400 ed_t *ed_controltail; /* last endpoint of control list */ 401 int intrstatus; 402 __u32 hc_control; /* copy of the hc control reg */ 403 struct usb_device *dev[32]; 404 struct virt_root_hub rh; 405 406 const char *slot_name; 407 } ohci_t; 408 409 #if CONFIG_IS_ENABLED(DM_USB) 410 extern struct dm_usb_ops ohci_usb_ops; 411 412 int ohci_register(struct udevice *dev, struct ohci_regs *regs); 413 int ohci_deregister(struct udevice *dev); 414 #endif 415