; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s 2>%t | FileCheck %s ; RUN: FileCheck --check-prefix=WARN --allow-empty %s <%t ; If this check fails please read test/CodeGen/AArch64/README for instructions on how to resolve it. ; WARN-NOT: warning ; UNPREDICATED define void @store_promote_4i8( %data, * %a) { ; CHECK-LABEL: store_promote_4i8: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.s ; CHECK-NEXT: st1b { z0.s }, p0, [x0] ; CHECK-NEXT: ret store %data, * %a ret void } define void @store_split_i16( %data, * %a) { ; CHECK-LABEL: store_split_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.h ; CHECK-NEXT: st1h { z1.h }, p0, [x0, #1, mul vl] ; CHECK-NEXT: st1h { z0.h }, p0, [x0] ; CHECK-NEXT: ret store %data, * %a ret void } define void @store_split_16i32( %data, * %a) { ; CHECK-LABEL: store_split_16i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.s ; CHECK-NEXT: st1w { z3.s }, p0, [x0, #3, mul vl] ; CHECK-NEXT: st1w { z2.s }, p0, [x0, #2, mul vl] ; CHECK-NEXT: st1w { z1.s }, p0, [x0, #1, mul vl] ; CHECK-NEXT: st1w { z0.s }, p0, [x0] ; CHECK-NEXT: ret store %data, * %a ret void } define void @store_split_16i64( %data, * %a) { ; CHECK-LABEL: store_split_16i64: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.d ; CHECK-NEXT: st1d { z7.d }, p0, [x0, #7, mul vl] ; CHECK-NEXT: st1d { z6.d }, p0, [x0, #6, mul vl] ; CHECK-NEXT: st1d { z5.d }, p0, [x0, #5, mul vl] ; CHECK-NEXT: st1d { z4.d }, p0, [x0, #4, mul vl] ; CHECK-NEXT: st1d { z3.d }, p0, [x0, #3, mul vl] ; CHECK-NEXT: st1d { z2.d }, p0, [x0, #2, mul vl] ; CHECK-NEXT: st1d { z1.d }, p0, [x0, #1, mul vl] ; CHECK-NEXT: st1d { z0.d }, p0, [x0] ; CHECK-NEXT: ret store %data, * %a ret void } ; MASKED define void @masked_store_promote_2i8( %data, *%a, %pg) { ; CHECK-LABEL: masked_store_promote_2i8: ; CHECK: // %bb.0: ; CHECK-NEXT: st1b { z0.d }, p0, [x0] ; CHECK-NEXT: ret call void @llvm.masked.store.nxv2i8( %data, *%a, i32 1, %pg) ret void } define void @masked_store_split_32i8( %data, *%a, %pg) { ; CHECK-LABEL: masked_store_split_32i8: ; CHECK: // %bb.0: ; CHECK-NEXT: st1b { z1.b }, p1, [x0, #1, mul vl] ; CHECK-NEXT: st1b { z0.b }, p0, [x0] ; CHECK-NEXT: ret call void @llvm.masked.store.nxv32i8( %data, *%a, i32 1, %pg) ret void } define void @masked_store_split_32i16( %data, *%a, %pg) { ; CHECK-LABEL: masked_store_split_32i16: ; CHECK: // %bb.0: ; CHECK-NEXT: pfalse p2.b ; CHECK-NEXT: zip2 p3.b, p1.b, p2.b ; CHECK-NEXT: zip1 p1.b, p1.b, p2.b ; CHECK-NEXT: st1h { z3.h }, p3, [x0, #3, mul vl] ; CHECK-NEXT: zip2 p3.b, p0.b, p2.b ; CHECK-NEXT: zip1 p0.b, p0.b, p2.b ; CHECK-NEXT: st1h { z2.h }, p1, [x0, #2, mul vl] ; CHECK-NEXT: st1h { z1.h }, p3, [x0, #1, mul vl] ; CHECK-NEXT: st1h { z0.h }, p0, [x0] ; CHECK-NEXT: ret call void @llvm.masked.store.nxv32i16( %data, *%a, i32 1, %pg) ret void } define void @masked_store_split_8i32( %data, *%a, %pg) { ; CHECK-LABEL: masked_store_split_8i32: ; CHECK: // %bb.0: ; CHECK-NEXT: pfalse p1.b ; CHECK-NEXT: zip2 p2.h, p0.h, p1.h ; CHECK-NEXT: zip1 p0.h, p0.h, p1.h ; CHECK-NEXT: st1w { z1.s }, p2, [x0, #1, mul vl] ; CHECK-NEXT: st1w { z0.s }, p0, [x0] ; CHECK-NEXT: ret call void @llvm.masked.store.nxv8i32( %data, *%a, i32 1, %pg) ret void } define void @masked_store_split_8i64( %data, *%a, %pg) { ; CHECK-LABEL: masked_store_split_8i64: ; CHECK: // %bb.0: ; CHECK-NEXT: pfalse p1.b ; CHECK-NEXT: zip2 p2.h, p0.h, p1.h ; CHECK-NEXT: zip1 p0.h, p0.h, p1.h ; CHECK-NEXT: zip2 p3.s, p2.s, p1.s ; CHECK-NEXT: zip1 p2.s, p2.s, p1.s ; CHECK-NEXT: st1d { z3.d }, p3, [x0, #3, mul vl] ; CHECK-NEXT: st1d { z2.d }, p2, [x0, #2, mul vl] ; CHECK-NEXT: zip2 p2.s, p0.s, p1.s ; CHECK-NEXT: zip1 p0.s, p0.s, p1.s ; CHECK-NEXT: st1d { z1.d }, p2, [x0, #1, mul vl] ; CHECK-NEXT: st1d { z0.d }, p0, [x0] ; CHECK-NEXT: ret call void @llvm.masked.store.nxv8i64( %data, *%a, i32 1, %pg) ret void } declare void @llvm.masked.store.nxv2i8(, *, i32, ) declare void @llvm.masked.store.nxv32i8(, *, i32, ) declare void @llvm.masked.store.nxv32i16(, *, i32, ) declare void @llvm.masked.store.nxv8i32(, *, i32, ) declare void @llvm.masked.store.nxv8i64(, *, i32, )