// Copyright 2016, VIXL authors // All rights reserved. // // Redistribution and use in source and binary forms, with or without // modification, are permitted provided that the following conditions are met: // // * Redistributions of source code must retain the above copyright notice, // this list of conditions and the following disclaimer. // * Redistributions in binary form must reproduce the above copyright notice, // this list of conditions and the following disclaimer in the documentation // and/or other materials provided with the distribution. // * Neither the name of ARM Limited nor the names of its contributors may be // used to endorse or promote products derived from this software without // specific prior written permission. // // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND // ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED // WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE // DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE // FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL // DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR // SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER // CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, // OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. // Test description for instructions of the following forms: // MNEMONIC{}{} , {, # } // MNEMONIC{}{} {}, {, ROR # } // // Note that this test only covers the cases where the optional shift // operand is not provided. The shift operands are tested in // "cond-rd-operand-rn-shift-amount-*-a32.json". { "mnemonics" : [ "Cmn", // CMN{}{} , {, # } ; A1 "Cmp", // CMP{}{} , {, # } ; A1 "Mov", // MOV{}{} , {, # } ; A1 "Movs", // MOVS{}{} , {, # } ; A1 "Mvn", // MVN{}{} , {, # } ; A1 "Mvns", // MVNS{}{} , {, # } ; A1 "Teq", // TEQ{}{} , {, # } ; A1 "Tst", // TST{}{} , {, # } ; A1 "Sxtb", // SXTB{}{} {}, {, ROR # } ; A1 "Sxtb16", // SXTB16{}{} {}, {, ROR # } ; A1 "Sxth", // SXTH{}{} {}, {, ROR # } ; A1 "Uxtb", // UXTB{}{} {}, {, ROR # } ; A1 "Uxtb16", // UXTB16{}{} {}, {, ROR # } ; A1 "Uxth" // UXTH{}{} {}, {, ROR # } ; A1 ], "description" : { "operands": [ { "name": "cond", "type": "Condition" }, { "name": "rd", "type": "AllRegistersButPC" }, { "name": "op", "wrapper": "Operand", "operands": [ { "name": "rn", "type": "AllRegistersButPC" } ] } ], "inputs": [ { "name": "apsr", "type": "NZCV" }, { "name": "rd", "type": "Register" }, { "name": "rn", "type": "Register" } ] }, "test-files": [ { "type": "assembler", "test-cases": [ { "name": "Operands", "operands": [ "cond", "rd", "rn" ], "operand-limit": 1000 } ] }, { "type": "simulator", "test-cases": [ { "name": "Condition", "operands": [ "cond" ], "inputs": [ "apsr" ] }, // Test combinations of registers values with rd == rn. { "name": "RdIsRn", "operands": [ "rd", "rn" ], "inputs": [ "rd", "rn" ], "operand-filter": "rd == rn", "input-filter": "rd == rn" }, // Test combinations of registers values. { "name": "RdIsNotRn", "operands": [ "rd", "rn" ], "inputs": [ "rd", "rn" ], "operand-filter": "rd != rn", "operand-limit": 10, "input-limit": 200 } ] } ] }