/external/llvm-project/clang/lib/AST/ |
D | ComparisonCategories.cpp | 204 using CCR = ComparisonCategoryResult; in getPossibleResultsForType() typedef
|
D | Expr.cpp | 4515 const_child_range CCR = in children() local
|
/external/llvm-project/clang/include/clang/AST/ |
D | ComparisonCategories.h | 152 using CCR = ComparisonCategoryResult; in makeWeakResult() local
|
D | Expr.h | 4898 const_child_range CCR = const_cast<const InitListExpr *>(this)->children(); in children() local 6124 const_child_range CCR = in children() local
|
/external/python/pybind11/tests/ |
D | test_virtual_functions.py | 326 class CCR(CR): class
|
/external/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 3564 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerXALUO() local 3595 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT() local 3630 SDValue CCR = Cond.getOperand(3); in LowerSELECT() local 3698 SDValue TrueVal, SDValue ARMcc, SDValue CCR, in getCMOV() 3901 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT_CC() local 3927 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT_CC() local 4039 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in OptimizeVFPBrcond() local 4083 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBR_CC() local 4102 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBR_CC() local 4540 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerShiftRightParts() local [all …]
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 4474 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSignedALUO() local 4594 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT() local 4629 SDValue CCR = Cond.getOperand(3); in LowerSELECT() local 4698 SDValue TrueVal, SDValue ARMcc, SDValue CCR, in getCMOV() 5046 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT_CC() local 5081 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT_CC() local 5188 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in OptimizeVFPBrcond() local 5237 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBRCOND() local 5291 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBR_CC() local 5300 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBR_CC() local [all …]
|
/external/ms-tpm-20-ref/Samples/Nucleo-TPM/L4A6RG/Drivers/CMSIS/Include/ |
D | core_cm0.h | 396 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm0plus.h | 414 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_sc000.h | 402 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm3.h | 424 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_sc300.h | 424 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm4.h | 492 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm7.h | 507 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
/external/ms-tpm-20-ref/Samples/Nucleo-TPM/L476RG/Drivers/CMSIS/Include/ |
D | core_cm0.h | 396 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_sc000.h | 402 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm0plus.h | 414 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_sc300.h | 424 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm3.h | 424 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm4.h | 492 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
D | core_cm7.h | 507 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
|
/external/llvm-project/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 4752 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSignedALUO() local 4872 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT() local 4907 SDValue CCR = Cond.getOperand(3); in LowerSELECT() local 4976 SDValue TrueVal, SDValue ARMcc, SDValue CCR, in getCMOV() 5293 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT_CC() local 5328 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerSELECT_CC() local 5435 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in OptimizeVFPBrcond() local 5484 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBRCOND() local 5538 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBR_CC() local 5547 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); in LowerBR_CC() local [all …]
|
/external/llvm-project/clang/lib/Sema/ |
D | SemaCodeComplete.cpp | 1989 CodeCompletionResult CCR(Method, 0); in AddOverrideResults() local 6145 auto CCR = CodeCompletionResult( in CodeCompleteConstructorInitializer() local 6168 auto CCR = CodeCompletionResult(GenerateCCS(Ctor, Name), RD, Priority); in CodeCompleteConstructorInitializer() local
|
/external/ms-tpm-20-ref/Samples/Nucleo-TPM/L4A6RG/Drivers/CMSIS/Device/ST/STM32L4xx/Include/ |
D | stm32l4a6xx.h | 250 …__IO uint32_t CCR; /*!< ADC common configuration register, Address offset: AD… member 399 …__IO uint32_t CCR; /*!< DAC calibration control register, Address o… member 462 __IO uint32_t CCR; /*!< DMA channel x configuration register */ member 758 …__IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset… member 1068 …__IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 … member
|
/external/ms-tpm-20-ref/Samples/Nucleo-TPM/L476RG/Drivers/CMSIS/Device/ST/STM32L4xx/Include/ |
D | stm32l476xx.h | 240 …__IO uint32_t CCR; /*!< ADC common configuration register, Address offset: AD… member 360 …__IO uint32_t CCR; /*!< DAC calibration control register, Address o… member 423 __IO uint32_t CCR; /*!< DMA channel x configuration register */ member 687 …__IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset… member 994 …__IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 … member
|