Home
last modified time | relevance | path

Searched defs:LoReg (Results 1 – 25 of 27) sorted by relevance

12

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AVR/
DAVRRegisterInfo.cpp268 unsigned &LoReg, in splitReg()
/external/llvm-project/llvm/lib/Target/AVR/
DAVRRegisterInfo.cpp271 void AVRRegisterInfo::splitReg(Register Reg, Register &LoReg, in splitReg()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonCopyToCombine.cpp761 Register LoReg = LoOperand.getReg(); in emitCombineIR() local
860 Register LoReg = LoOperand.getReg(); in emitCombineRR() local
DHexagonFrameLowering.cpp977 Register LoReg = HRI.getSubReg(Reg, Hexagon::isub_lo); in insertCFIInstructionsAt() local
/external/llvm-project/llvm/lib/Target/Hexagon/
DHexagonCopyToCombine.cpp767 Register LoReg = LoOperand.getReg(); in emitCombineIR() local
866 Register LoReg = LoOperand.getReg(); in emitCombineRR() local
DHexagonFrameLowering.cpp1127 Register LoReg = HRI.getSubReg(Reg, Hexagon::isub_lo); in insertCFIInstructionsAt() local
/external/llvm/lib/Target/Hexagon/
DHexagonCopyToCombine.cpp734 unsigned LoReg = LoOperand.getReg(); in emitCombineIR() local
833 unsigned LoReg = LoOperand.getReg(); in emitCombineRR() local
DHexagonFrameLowering.cpp827 unsigned LoReg = HRI.getSubReg(Reg, Hexagon::subreg_loreg); in insertCFIInstructionsAt() local
/external/llvm/lib/Target/X86/
DX86ISelDAGToDAG.cpp2137 unsigned LoReg; in Select() local
2184 unsigned SrcReg, LoReg, HiReg; in Select() local
2341 unsigned LoReg, HiReg, ClrReg; in Select() local
/external/llvm/lib/Target/Mips/
DMipsSEInstrInfo.cpp651 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg(); in expandBuildPairF64() local
DMipsSEFrameLowering.cpp284 unsigned LoReg = I->getOperand(1).getReg(); in expandBuildPairF64() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/
DMipsSEInstrInfo.cpp814 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg(); in expandBuildPairF64() local
DMipsSEFrameLowering.cpp308 Register LoReg = I->getOperand(1).getReg(); in expandBuildPairF64() local
/external/llvm-project/llvm/lib/Target/Mips/
DMipsSEInstrInfo.cpp828 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg(); in expandBuildPairF64() local
DMipsSEFrameLowering.cpp308 Register LoReg = I->getOperand(1).getReg(); in expandBuildPairF64() local
/external/llvm-project/llvm/lib/Target/AMDGPU/
DAMDGPUInstructionSelector.cpp1862 Register LoReg = MRI->createVirtualRegister(DstRC); in selectG_TRUNC() local
2136 Register LoReg = MRI->createVirtualRegister(RC); in selectG_CONSTANT() local
2191 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_FNEG() local
2228 Register LoReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_FABS() local
2512 Register LoReg = MRI->createVirtualRegister(&RegRC); in selectG_PTRMASK() local
DSILoadStoreOptimizer.cpp190 Register LoReg; member
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/RISCV/
DRISCVISelLowering.cpp1135 Register LoReg = MI.getOperand(0).getReg(); in emitReadCycleWidePseudo() local
1171 Register LoReg = MI.getOperand(0).getReg(); in emitSplitF64Pseudo() local
1204 Register LoReg = MI.getOperand(1).getReg(); in emitBuildPairF64Pseudo() local
/external/llvm-project/llvm/lib/Target/ARM/
DARMExpandPseudoInsts.cpp1797 for (int LoReg = ARM::R7, HiReg = ARM::R11; LoReg >= ARM::R4; --LoReg) { in CMSEPushCalleeSaves() local
1817 int LoReg = JumpReg == ARM::R4 ? ARM::R5 : ARM::R4; in CMSEPushCalleeSaves() local
/external/llvm-project/llvm/lib/Target/RISCV/
DRISCVISelLowering.cpp1693 Register LoReg = MI.getOperand(0).getReg(); in emitReadCycleWidePseudo() local
1729 Register LoReg = MI.getOperand(0).getReg(); in emitSplitF64Pseudo() local
1764 Register LoReg = MI.getOperand(1).getReg(); in emitBuildPairF64Pseudo() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DAMDGPUInstructionSelector.cpp1464 Register LoReg = MRI->createVirtualRegister(RC); in selectG_CONSTANT() local
1675 Register LoReg = MRI->createVirtualRegister(&RegRC); in selectG_PTR_MASK() local
DSILoadStoreOptimizer.cpp186 unsigned LoReg = 0; member
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
DX86ISelDAGToDAG.cpp4696 unsigned LoReg, ROpc, MOpc; in Select() local
4790 unsigned SrcReg, LoReg, HiReg; in Select() local
4885 unsigned LoReg, HiReg, ClrReg; in Select() local
/external/llvm-project/llvm/lib/Target/X86/
DX86ISelDAGToDAG.cpp4874 unsigned LoReg, ROpc, MOpc; in Select() local
4953 unsigned LoReg, HiReg; in Select() local
5092 unsigned LoReg, HiReg, ClrReg; in Select() local
/external/llvm/lib/Target/PowerPC/
DPPCISelLowering.cpp9053 unsigned LoReg = MI.getOperand(0).getReg(); in EmitInstrWithCustomInserter() local

12