| /external/llvm-project/llvm/lib/Target/Mips/ |
| D | MipsFrameLowering.cpp | 127 unsigned RegSize = TRI.getSpillSize(*TRI.getMinimalPhysRegClass(*R)); in estimateStackSize() local
|
| D | MipsSEFrameLowering.cpp | 198 unsigned RegSize) { in expandLoadACC() 223 unsigned RegSize) { in expandStoreACC()
|
| D | MipsCallLowering.cpp | 468 unsigned RegSize = 4; in lowerFormalArguments() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/ |
| D | MipsFrameLowering.cpp | 127 unsigned RegSize = TRI.getSpillSize(*TRI.getMinimalPhysRegClass(*R)); in estimateStackSize() local
|
| D | MipsSEFrameLowering.cpp | 198 unsigned RegSize) { in expandLoadACC() 223 unsigned RegSize) { in expandStoreACC()
|
| D | MipsCallLowering.cpp | 505 unsigned RegSize = 4; in lowerFormalArguments() local
|
| /external/capstone/ |
| D | MCRegisterInfo.h | 36 uint16_t RegSize, Alignment; // Size & Alignment of register in bytes member
|
| /external/llvm/lib/CodeGen/AsmPrinter/ |
| D | DwarfExpression.cpp | 133 unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8; in AddMachineRegPiece() local
|
| /external/llvm-project/llvm/utils/TableGen/ |
| D | InfoByHwMode.h | 149 unsigned RegSize; member
|
| /external/llvm/lib/CodeGen/GlobalISel/ |
| D | RegisterBankInfo.cpp | 222 unsigned RegSize = 0; in getInstrMappingImpl() local 372 unsigned RegSize = MRI.getSize(Reg); in getSizeInBits() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/AsmPrinter/ |
| D | DwarfExpression.cpp | 137 unsigned RegSize = TRI.getRegSizeInBits(*RC); in addMachineReg() local
|
| /external/llvm/lib/Target/Mips/ |
| D | MipsSEFrameLowering.cpp | 179 unsigned RegSize) { in expandLoadACC() 204 unsigned RegSize) { in expandStoreACC()
|
| /external/llvm-project/llvm/lib/CodeGen/AsmPrinter/ |
| D | DwarfExpression.cpp | 138 unsigned RegSize = TRI.getRegSizeInBits(*RC); in addMachineReg() local
|
| /external/llvm-project/clang/lib/Basic/Targets/ |
| D | X86.h | 197 bool validateGlobalRegisterVariable(StringRef RegName, unsigned RegSize, in validateGlobalRegisterVariable() 731 bool validateGlobalRegisterVariable(StringRef RegName, unsigned RegSize, in validateGlobalRegisterVariable()
|
| /external/llvm-project/llvm/lib/CodeGen/ |
| D | TargetRegisterInfo.cpp | 500 unsigned RegSize = Ty.isValid() ? Ty.getSizeInBits() : 0; in getRegSizeInBits() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
| D | TargetRegisterInfo.cpp | 482 unsigned RegSize = Ty.isValid() ? Ty.getSizeInBits() : 0; in getRegSizeInBits() local
|
| /external/llvm/include/llvm/MC/ |
| D | MCRegisterInfo.h | 41 const uint16_t RegSize, Alignment; // Size & Alignment of register in bytes variable
|
| /external/llvm/lib/Target/AArch64/ |
| D | AArch64FastISel.cpp | 1616 unsigned RegSize; in emitLogicalOp_ri() local 3946 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local 4053 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local 4174 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
|
| /external/llvm-project/llvm/lib/Target/AArch64/ |
| D | AArch64FastISel.cpp | 1701 unsigned RegSize; in emitLogicalOp_ri() local 4117 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local 4224 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local 4345 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
| D | AArch64FastISel.cpp | 1703 unsigned RegSize; in emitLogicalOp_ri() local 4124 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local 4231 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local 4352 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/ |
| D | TargetRegisterInfo.h | 233 unsigned RegSize, SpillSize, SpillAlignment; member
|
| /external/llvm/lib/Target/AArch64/MCTargetDesc/ |
| D | AArch64AddressingModes.h | 213 static inline bool processLogicalImmediate(uint64_t Imm, unsigned RegSize, in processLogicalImmediate()
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/MCTargetDesc/ |
| D | AArch64AddressingModes.h | 213 static inline bool processLogicalImmediate(uint64_t Imm, unsigned RegSize, in processLogicalImmediate()
|
| /external/llvm-project/llvm/lib/Target/AArch64/MCTargetDesc/ |
| D | AArch64AddressingModes.h | 213 static inline bool processLogicalImmediate(uint64_t Imm, unsigned RegSize, in processLogicalImmediate()
|
| /external/llvm-project/llvm/include/llvm/CodeGen/ |
| D | TargetRegisterInfo.h | 233 unsigned RegSize, SpillSize, SpillAlignment; member
|