1 /*
2 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7 #include <assert.h>
8 #include <errno.h>
9
10 #include <platform_def.h>
11
12 #include <arch_helpers.h>
13 #include <common/debug.h>
14 #include <drivers/console.h>
15 #include <drivers/delay_timer.h>
16 #include <lib/psci/psci.h>
17
18 #include <plat_private.h>
19
20 /* Macros to read the rk power domain state */
21 #define RK_CORE_PWR_STATE(state) \
22 ((state)->pwr_domain_state[MPIDR_AFFLVL0])
23 #define RK_CLUSTER_PWR_STATE(state) \
24 ((state)->pwr_domain_state[MPIDR_AFFLVL1])
25 #define RK_SYSTEM_PWR_STATE(state) \
26 ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
27
28 static uintptr_t rockchip_sec_entrypoint;
29
30 #pragma weak rockchip_soc_cores_pwr_dm_on
31 #pragma weak rockchip_soc_hlvl_pwr_dm_off
32 #pragma weak rockchip_soc_cores_pwr_dm_off
33 #pragma weak rockchip_soc_sys_pwr_dm_suspend
34 #pragma weak rockchip_soc_cores_pwr_dm_suspend
35 #pragma weak rockchip_soc_hlvl_pwr_dm_suspend
36 #pragma weak rockchip_soc_hlvl_pwr_dm_on_finish
37 #pragma weak rockchip_soc_cores_pwr_dm_on_finish
38 #pragma weak rockchip_soc_sys_pwr_dm_resume
39 #pragma weak rockchip_soc_hlvl_pwr_dm_resume
40 #pragma weak rockchip_soc_cores_pwr_dm_resume
41 #pragma weak rockchip_soc_soft_reset
42 #pragma weak rockchip_soc_system_off
43 #pragma weak rockchip_soc_sys_pd_pwr_dn_wfi
44 #pragma weak rockchip_soc_cores_pd_pwr_dn_wfi
45
rockchip_soc_cores_pwr_dm_on(unsigned long mpidr,uint64_t entrypoint)46 int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
47 {
48 return PSCI_E_NOT_SUPPORTED;
49 }
50
rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,plat_local_state_t lvl_state)51 int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
52 plat_local_state_t lvl_state)
53 {
54 return PSCI_E_NOT_SUPPORTED;
55 }
56
rockchip_soc_cores_pwr_dm_off(void)57 int rockchip_soc_cores_pwr_dm_off(void)
58 {
59 return PSCI_E_NOT_SUPPORTED;
60 }
61
rockchip_soc_sys_pwr_dm_suspend(void)62 int rockchip_soc_sys_pwr_dm_suspend(void)
63 {
64 return PSCI_E_NOT_SUPPORTED;
65 }
66
rockchip_soc_cores_pwr_dm_suspend(void)67 int rockchip_soc_cores_pwr_dm_suspend(void)
68 {
69 return PSCI_E_NOT_SUPPORTED;
70 }
71
rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,plat_local_state_t lvl_state)72 int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
73 plat_local_state_t lvl_state)
74 {
75 return PSCI_E_NOT_SUPPORTED;
76 }
77
rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,plat_local_state_t lvl_state)78 int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
79 plat_local_state_t lvl_state)
80 {
81 return PSCI_E_NOT_SUPPORTED;
82 }
83
rockchip_soc_cores_pwr_dm_on_finish(void)84 int rockchip_soc_cores_pwr_dm_on_finish(void)
85 {
86 return PSCI_E_NOT_SUPPORTED;
87 }
88
rockchip_soc_sys_pwr_dm_resume(void)89 int rockchip_soc_sys_pwr_dm_resume(void)
90 {
91 return PSCI_E_NOT_SUPPORTED;
92 }
93
rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,plat_local_state_t lvl_state)94 int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
95 plat_local_state_t lvl_state)
96 {
97 return PSCI_E_NOT_SUPPORTED;
98 }
99
rockchip_soc_cores_pwr_dm_resume(void)100 int rockchip_soc_cores_pwr_dm_resume(void)
101 {
102 return PSCI_E_NOT_SUPPORTED;
103 }
104
rockchip_soc_soft_reset(void)105 void __dead2 rockchip_soc_soft_reset(void)
106 {
107 while (1)
108 ;
109 }
110
rockchip_soc_system_off(void)111 void __dead2 rockchip_soc_system_off(void)
112 {
113 while (1)
114 ;
115 }
116
rockchip_soc_cores_pd_pwr_dn_wfi(const psci_power_state_t * target_state)117 void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
118 const psci_power_state_t *target_state)
119 {
120 psci_power_down_wfi();
121 }
122
rockchip_soc_sys_pd_pwr_dn_wfi(void)123 void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void)
124 {
125 psci_power_down_wfi();
126 }
127
128 /*******************************************************************************
129 * Rockchip standard platform handler called to check the validity of the power
130 * state parameter.
131 ******************************************************************************/
rockchip_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)132 int rockchip_validate_power_state(unsigned int power_state,
133 psci_power_state_t *req_state)
134 {
135 int pstate = psci_get_pstate_type(power_state);
136 int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
137 int i;
138
139 assert(req_state);
140
141 if (pwr_lvl > PLAT_MAX_PWR_LVL)
142 return PSCI_E_INVALID_PARAMS;
143
144 /* Sanity check the requested state */
145 if (pstate == PSTATE_TYPE_STANDBY) {
146 /*
147 * It's probably to enter standby only on power level 0
148 * ignore any other power level.
149 */
150 if (pwr_lvl != MPIDR_AFFLVL0)
151 return PSCI_E_INVALID_PARAMS;
152
153 req_state->pwr_domain_state[MPIDR_AFFLVL0] =
154 PLAT_MAX_RET_STATE;
155 } else {
156 for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
157 req_state->pwr_domain_state[i] =
158 PLAT_MAX_OFF_STATE;
159
160 for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++)
161 req_state->pwr_domain_state[i] =
162 PLAT_MAX_RET_STATE;
163 }
164
165 /* We expect the 'state id' to be zero */
166 if (psci_get_pstate_id(power_state))
167 return PSCI_E_INVALID_PARAMS;
168
169 return PSCI_E_SUCCESS;
170 }
171
rockchip_get_sys_suspend_power_state(psci_power_state_t * req_state)172 void rockchip_get_sys_suspend_power_state(psci_power_state_t *req_state)
173 {
174 int i;
175
176 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
177 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
178 }
179
180 /*******************************************************************************
181 * RockChip handler called when a CPU is about to enter standby.
182 ******************************************************************************/
rockchip_cpu_standby(plat_local_state_t cpu_state)183 void rockchip_cpu_standby(plat_local_state_t cpu_state)
184 {
185 u_register_t scr;
186
187 assert(cpu_state == PLAT_MAX_RET_STATE);
188
189 scr = read_scr_el3();
190 /* Enable PhysicalIRQ bit for NS world to wake the CPU */
191 write_scr_el3(scr | SCR_IRQ_BIT);
192 isb();
193 dsb();
194 wfi();
195
196 /*
197 * Restore SCR to the original value, synchronisation of scr_el3 is
198 * done by eret while el3_exit to save some execution cycles.
199 */
200 write_scr_el3(scr);
201 }
202
203 /*******************************************************************************
204 * RockChip handler called when a power domain is about to be turned on. The
205 * mpidr determines the CPU to be turned on.
206 ******************************************************************************/
rockchip_pwr_domain_on(u_register_t mpidr)207 int rockchip_pwr_domain_on(u_register_t mpidr)
208 {
209 return rockchip_soc_cores_pwr_dm_on(mpidr, rockchip_sec_entrypoint);
210 }
211
212 /*******************************************************************************
213 * RockChip handler called when a power domain is about to be turned off. The
214 * target_state encodes the power state that each level should transition to.
215 ******************************************************************************/
rockchip_pwr_domain_off(const psci_power_state_t * target_state)216 void rockchip_pwr_domain_off(const psci_power_state_t *target_state)
217 {
218 uint32_t lvl;
219 plat_local_state_t lvl_state;
220 int ret;
221
222 assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
223
224 plat_rockchip_gic_cpuif_disable();
225
226 if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
227 plat_cci_disable();
228
229 rockchip_soc_cores_pwr_dm_off();
230
231 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
232 lvl_state = target_state->pwr_domain_state[lvl];
233 ret = rockchip_soc_hlvl_pwr_dm_off(lvl, lvl_state);
234 if (ret == PSCI_E_NOT_SUPPORTED)
235 break;
236 }
237 }
238
239 /*******************************************************************************
240 * RockChip handler called when a power domain is about to be suspended. The
241 * target_state encodes the power state that each level should transition to.
242 ******************************************************************************/
rockchip_pwr_domain_suspend(const psci_power_state_t * target_state)243 void rockchip_pwr_domain_suspend(const psci_power_state_t *target_state)
244 {
245 uint32_t lvl;
246 plat_local_state_t lvl_state;
247 int ret;
248
249 if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
250 return;
251
252 /* Prevent interrupts from spuriously waking up this cpu */
253 plat_rockchip_gic_cpuif_disable();
254
255 if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
256 rockchip_soc_sys_pwr_dm_suspend();
257 else
258 rockchip_soc_cores_pwr_dm_suspend();
259
260 /* Perform the common cluster specific operations */
261 if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
262 plat_cci_disable();
263
264 if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
265 return;
266
267 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
268 lvl_state = target_state->pwr_domain_state[lvl];
269 ret = rockchip_soc_hlvl_pwr_dm_suspend(lvl, lvl_state);
270 if (ret == PSCI_E_NOT_SUPPORTED)
271 break;
272 }
273 }
274
275 /*******************************************************************************
276 * RockChip handler called when a power domain has just been powered on after
277 * being turned off earlier. The target_state encodes the low power state that
278 * each level has woken up from.
279 ******************************************************************************/
rockchip_pwr_domain_on_finish(const psci_power_state_t * target_state)280 void rockchip_pwr_domain_on_finish(const psci_power_state_t *target_state)
281 {
282 uint32_t lvl;
283 plat_local_state_t lvl_state;
284 int ret;
285
286 assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
287
288 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
289 lvl_state = target_state->pwr_domain_state[lvl];
290 ret = rockchip_soc_hlvl_pwr_dm_on_finish(lvl, lvl_state);
291 if (ret == PSCI_E_NOT_SUPPORTED)
292 break;
293 }
294
295 rockchip_soc_cores_pwr_dm_on_finish();
296
297 /* Perform the common cluster specific operations */
298 if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
299 /* Enable coherency if this cluster was off */
300 plat_cci_enable();
301 }
302
303 /* Enable the gic cpu interface */
304 plat_rockchip_gic_pcpu_init();
305
306 /* Program the gic per-cpu distributor or re-distributor interface */
307 plat_rockchip_gic_cpuif_enable();
308 }
309
310 /*******************************************************************************
311 * RockChip handler called when a power domain has just been powered on after
312 * having been suspended earlier. The target_state encodes the low power state
313 * that each level has woken up from.
314 * TODO: At the moment we reuse the on finisher and reinitialize the secure
315 * context. Need to implement a separate suspend finisher.
316 ******************************************************************************/
rockchip_pwr_domain_suspend_finish(const psci_power_state_t * target_state)317 void rockchip_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
318 {
319 uint32_t lvl;
320 plat_local_state_t lvl_state;
321 int ret;
322
323 /* Nothing to be done on waking up from retention from CPU level */
324 if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
325 return;
326
327 if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
328 rockchip_soc_sys_pwr_dm_resume();
329 goto comm_finish;
330 }
331
332 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
333 lvl_state = target_state->pwr_domain_state[lvl];
334 ret = rockchip_soc_hlvl_pwr_dm_resume(lvl, lvl_state);
335 if (ret == PSCI_E_NOT_SUPPORTED)
336 break;
337 }
338
339 rockchip_soc_cores_pwr_dm_resume();
340
341 /*
342 * Program the gic per-cpu distributor or re-distributor interface.
343 * For sys power domain operation, resuming of the gic needs to operate
344 * in rockchip_soc_sys_pwr_dm_resume(), according to the sys power mode
345 * implements.
346 */
347 plat_rockchip_gic_cpuif_enable();
348
349 comm_finish:
350 /* Perform the common cluster specific operations */
351 if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
352 /* Enable coherency if this cluster was off */
353 plat_cci_enable();
354 }
355 }
356
357 /*******************************************************************************
358 * RockChip handlers to reboot the system
359 ******************************************************************************/
rockchip_system_reset(void)360 static void __dead2 rockchip_system_reset(void)
361 {
362 rockchip_soc_soft_reset();
363 }
364
365 /*******************************************************************************
366 * RockChip handlers to power off the system
367 ******************************************************************************/
rockchip_system_poweroff(void)368 static void __dead2 rockchip_system_poweroff(void)
369 {
370 rockchip_soc_system_off();
371 }
372
rockchip_pd_pwr_down_wfi(const psci_power_state_t * target_state)373 static void __dead2 rockchip_pd_pwr_down_wfi(
374 const psci_power_state_t *target_state)
375 {
376 if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
377 rockchip_soc_sys_pd_pwr_dn_wfi();
378 else
379 rockchip_soc_cores_pd_pwr_dn_wfi(target_state);
380 }
381
382 /*******************************************************************************
383 * Export the platform handlers via plat_rockchip_psci_pm_ops. The rockchip
384 * standard
385 * platform layer will take care of registering the handlers with PSCI.
386 ******************************************************************************/
387 const plat_psci_ops_t plat_rockchip_psci_pm_ops = {
388 .cpu_standby = rockchip_cpu_standby,
389 .pwr_domain_on = rockchip_pwr_domain_on,
390 .pwr_domain_off = rockchip_pwr_domain_off,
391 .pwr_domain_suspend = rockchip_pwr_domain_suspend,
392 .pwr_domain_on_finish = rockchip_pwr_domain_on_finish,
393 .pwr_domain_suspend_finish = rockchip_pwr_domain_suspend_finish,
394 .pwr_domain_pwr_down_wfi = rockchip_pd_pwr_down_wfi,
395 .system_reset = rockchip_system_reset,
396 .system_off = rockchip_system_poweroff,
397 .validate_power_state = rockchip_validate_power_state,
398 .get_sys_suspend_power_state = rockchip_get_sys_suspend_power_state
399 };
400
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)401 int plat_setup_psci_ops(uintptr_t sec_entrypoint,
402 const plat_psci_ops_t **psci_ops)
403 {
404 *psci_ops = &plat_rockchip_psci_pm_ops;
405 rockchip_sec_entrypoint = sec_entrypoint;
406 return 0;
407 }
408
plat_get_sec_entrypoint(void)409 uintptr_t plat_get_sec_entrypoint(void)
410 {
411 assert(rockchip_sec_entrypoint);
412 return rockchip_sec_entrypoint;
413 }
414