• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (c) 2016, Alliance for Open Media. All rights reserved
3  *
4  * This source code is subject to the terms of the BSD 2 Clause License and
5  * the Alliance for Open Media Patent License 1.0. If the BSD 2 Clause License
6  * was not distributed with this source code in the LICENSE file, you can
7  * obtain it at www.aomedia.org/license/software. If the Alliance for Open
8  * Media Patent License 1.0 was not distributed with this source code in the
9  * PATENTS file, you can obtain it at www.aomedia.org/license/patent.
10  */
11 
12 #ifndef AOM_AOM_DSP_SIMD_V128_INTRINSICS_X86_H_
13 #define AOM_AOM_DSP_SIMD_V128_INTRINSICS_X86_H_
14 
15 #include <stdint.h>
16 #include "aom_dsp/simd/v64_intrinsics_x86.h"
17 
18 typedef __m128i v128;
19 
v128_low_u32(v128 a)20 SIMD_INLINE uint32_t v128_low_u32(v128 a) {
21   return (uint32_t)_mm_cvtsi128_si32(a);
22 }
23 
v128_low_v64(v128 a)24 SIMD_INLINE v64 v128_low_v64(v128 a) {
25   return _mm_unpacklo_epi64(a, v64_zero());
26 }
27 
v128_high_v64(v128 a)28 SIMD_INLINE v64 v128_high_v64(v128 a) { return _mm_srli_si128(a, 8); }
29 
v128_from_v64(v64 a,v64 b)30 SIMD_INLINE v128 v128_from_v64(v64 a, v64 b) {
31   return _mm_unpacklo_epi64(b, a);
32 }
33 
v128_from_64(uint64_t a,uint64_t b)34 SIMD_INLINE v128 v128_from_64(uint64_t a, uint64_t b) {
35   return v128_from_v64(v64_from_64(a), v64_from_64(b));
36 }
37 
v128_from_32(uint32_t a,uint32_t b,uint32_t c,uint32_t d)38 SIMD_INLINE v128 v128_from_32(uint32_t a, uint32_t b, uint32_t c, uint32_t d) {
39   return _mm_set_epi32(a, b, c, d);
40 }
41 
v128_load_aligned(const void * p)42 SIMD_INLINE v128 v128_load_aligned(const void *p) {
43   return _mm_load_si128((__m128i *)p);
44 }
45 
v128_load_unaligned(const void * p)46 SIMD_INLINE v128 v128_load_unaligned(const void *p) {
47 #if defined(__SSSE3__)
48   return _mm_lddqu_si128((__m128i *)p);
49 #else
50   return _mm_loadu_si128((__m128i *)p);
51 #endif
52 }
53 
v128_store_aligned(void * p,v128 a)54 SIMD_INLINE void v128_store_aligned(void *p, v128 a) {
55   _mm_store_si128((__m128i *)p, a);
56 }
57 
v128_store_unaligned(void * p,v128 a)58 SIMD_INLINE void v128_store_unaligned(void *p, v128 a) {
59   _mm_storeu_si128((__m128i *)p, a);
60 }
61 
62 // The following function requires an immediate.
63 // Some compilers will check this during optimisation, others wont.
64 #if defined(__OPTIMIZE__) && __OPTIMIZE__ && !defined(__clang__)
65 #if defined(__SSSE3__)
v128_align(v128 a,v128 b,const unsigned int c)66 SIMD_INLINE v128 v128_align(v128 a, v128 b, const unsigned int c) {
67   return c ? _mm_alignr_epi8(a, b, c) : b;
68 }
69 #else
70 #define v128_align(a, b, c) \
71   ((c) ? _mm_or_si128(_mm_srli_si128(b, c), _mm_slli_si128(a, 16 - (c))) : (b))
72 #endif
73 #else
74 #if defined(__SSSE3__)
75 #define v128_align(a, b, c) ((c) ? _mm_alignr_epi8(a, b, (uint8_t)(c)) : (b))
76 #else
77 #define v128_align(a, b, c) \
78   ((c) ? _mm_or_si128(_mm_srli_si128(b, c), _mm_slli_si128(a, 16 - (c))) : (b))
79 #endif
80 #endif
81 
v128_zero()82 SIMD_INLINE v128 v128_zero() { return _mm_setzero_si128(); }
83 
v128_dup_8(uint8_t x)84 SIMD_INLINE v128 v128_dup_8(uint8_t x) { return _mm_set1_epi8(x); }
85 
v128_dup_16(uint16_t x)86 SIMD_INLINE v128 v128_dup_16(uint16_t x) { return _mm_set1_epi16(x); }
87 
v128_dup_32(uint32_t x)88 SIMD_INLINE v128 v128_dup_32(uint32_t x) { return _mm_set1_epi32(x); }
89 
v128_dup_64(uint64_t x)90 SIMD_INLINE v128 v128_dup_64(uint64_t x) {
91   // _mm_set_pi64x and _mm_cvtsi64x_si64 missing in some compilers
92   return _mm_set_epi32((uint32_t)(x >> 32), (uint32_t)x, (uint32_t)(x >> 32),
93                        (uint32_t)x);
94 }
95 
v128_add_8(v128 a,v128 b)96 SIMD_INLINE v128 v128_add_8(v128 a, v128 b) { return _mm_add_epi8(a, b); }
97 
v128_add_16(v128 a,v128 b)98 SIMD_INLINE v128 v128_add_16(v128 a, v128 b) { return _mm_add_epi16(a, b); }
99 
v128_sadd_u8(v128 a,v128 b)100 SIMD_INLINE v128 v128_sadd_u8(v128 a, v128 b) { return _mm_adds_epu8(a, b); }
101 
v128_sadd_s8(v128 a,v128 b)102 SIMD_INLINE v128 v128_sadd_s8(v128 a, v128 b) { return _mm_adds_epi8(a, b); }
103 
v128_sadd_s16(v128 a,v128 b)104 SIMD_INLINE v128 v128_sadd_s16(v128 a, v128 b) { return _mm_adds_epi16(a, b); }
105 
v128_add_32(v128 a,v128 b)106 SIMD_INLINE v128 v128_add_32(v128 a, v128 b) { return _mm_add_epi32(a, b); }
107 
v128_add_64(v128 a,v128 b)108 SIMD_INLINE v128 v128_add_64(v128 a, v128 b) { return _mm_add_epi64(a, b); }
109 
v128_padd_s16(v128 a)110 SIMD_INLINE v128 v128_padd_s16(v128 a) {
111   return _mm_madd_epi16(a, _mm_set1_epi16(1));
112 }
113 
v128_sub_8(v128 a,v128 b)114 SIMD_INLINE v128 v128_sub_8(v128 a, v128 b) { return _mm_sub_epi8(a, b); }
115 
v128_ssub_u8(v128 a,v128 b)116 SIMD_INLINE v128 v128_ssub_u8(v128 a, v128 b) { return _mm_subs_epu8(a, b); }
117 
v128_ssub_s8(v128 a,v128 b)118 SIMD_INLINE v128 v128_ssub_s8(v128 a, v128 b) { return _mm_subs_epi8(a, b); }
119 
v128_sub_16(v128 a,v128 b)120 SIMD_INLINE v128 v128_sub_16(v128 a, v128 b) { return _mm_sub_epi16(a, b); }
121 
v128_ssub_s16(v128 a,v128 b)122 SIMD_INLINE v128 v128_ssub_s16(v128 a, v128 b) { return _mm_subs_epi16(a, b); }
123 
v128_ssub_u16(v128 a,v128 b)124 SIMD_INLINE v128 v128_ssub_u16(v128 a, v128 b) { return _mm_subs_epu16(a, b); }
125 
v128_sub_32(v128 a,v128 b)126 SIMD_INLINE v128 v128_sub_32(v128 a, v128 b) { return _mm_sub_epi32(a, b); }
127 
v128_sub_64(v128 a,v128 b)128 SIMD_INLINE v128 v128_sub_64(v128 a, v128 b) { return _mm_sub_epi64(a, b); }
129 
v128_abs_s16(v128 a)130 SIMD_INLINE v128 v128_abs_s16(v128 a) {
131 #if defined(__SSSE3__)
132   return _mm_abs_epi16(a);
133 #else
134   return _mm_max_epi16(a, _mm_sub_epi16(_mm_setzero_si128(), a));
135 #endif
136 }
137 
v128_abs_s8(v128 a)138 SIMD_INLINE v128 v128_abs_s8(v128 a) {
139 #if defined(__SSSE3__)
140   return _mm_abs_epi8(a);
141 #else
142   v128 sign = _mm_cmplt_epi8(a, _mm_setzero_si128());
143   return _mm_xor_si128(sign, _mm_add_epi8(a, sign));
144 #endif
145 }
146 
v128_ziplo_8(v128 a,v128 b)147 SIMD_INLINE v128 v128_ziplo_8(v128 a, v128 b) {
148   return _mm_unpacklo_epi8(b, a);
149 }
150 
v128_ziphi_8(v128 a,v128 b)151 SIMD_INLINE v128 v128_ziphi_8(v128 a, v128 b) {
152   return _mm_unpackhi_epi8(b, a);
153 }
154 
v128_ziplo_16(v128 a,v128 b)155 SIMD_INLINE v128 v128_ziplo_16(v128 a, v128 b) {
156   return _mm_unpacklo_epi16(b, a);
157 }
158 
v128_ziphi_16(v128 a,v128 b)159 SIMD_INLINE v128 v128_ziphi_16(v128 a, v128 b) {
160   return _mm_unpackhi_epi16(b, a);
161 }
162 
v128_ziplo_32(v128 a,v128 b)163 SIMD_INLINE v128 v128_ziplo_32(v128 a, v128 b) {
164   return _mm_unpacklo_epi32(b, a);
165 }
166 
v128_ziphi_32(v128 a,v128 b)167 SIMD_INLINE v128 v128_ziphi_32(v128 a, v128 b) {
168   return _mm_unpackhi_epi32(b, a);
169 }
170 
v128_ziplo_64(v128 a,v128 b)171 SIMD_INLINE v128 v128_ziplo_64(v128 a, v128 b) {
172   return _mm_unpacklo_epi64(b, a);
173 }
174 
v128_ziphi_64(v128 a,v128 b)175 SIMD_INLINE v128 v128_ziphi_64(v128 a, v128 b) {
176   return _mm_unpackhi_epi64(b, a);
177 }
178 
v128_zip_8(v64 a,v64 b)179 SIMD_INLINE v128 v128_zip_8(v64 a, v64 b) { return _mm_unpacklo_epi8(b, a); }
180 
v128_zip_16(v64 a,v64 b)181 SIMD_INLINE v128 v128_zip_16(v64 a, v64 b) { return _mm_unpacklo_epi16(b, a); }
182 
v128_zip_32(v64 a,v64 b)183 SIMD_INLINE v128 v128_zip_32(v64 a, v64 b) { return _mm_unpacklo_epi32(b, a); }
184 
v128_unziphi_8(v128 a,v128 b)185 SIMD_INLINE v128 v128_unziphi_8(v128 a, v128 b) {
186   return _mm_packs_epi16(_mm_srai_epi16(b, 8), _mm_srai_epi16(a, 8));
187 }
188 
v128_unziplo_8(v128 a,v128 b)189 SIMD_INLINE v128 v128_unziplo_8(v128 a, v128 b) {
190 #if defined(__SSSE3__)
191 #ifdef __x86_64__
192   v128 order = _mm_cvtsi64_si128(0x0e0c0a0806040200LL);
193 #else
194   v128 order = _mm_set_epi32(0, 0, 0x0e0c0a08, 0x06040200);
195 #endif
196   return _mm_unpacklo_epi64(_mm_shuffle_epi8(b, order),
197                             _mm_shuffle_epi8(a, order));
198 #else
199   return v128_unziphi_8(_mm_slli_si128(a, 1), _mm_slli_si128(b, 1));
200 #endif
201 }
202 
v128_unziphi_16(v128 a,v128 b)203 SIMD_INLINE v128 v128_unziphi_16(v128 a, v128 b) {
204   return _mm_packs_epi32(_mm_srai_epi32(b, 16), _mm_srai_epi32(a, 16));
205 }
206 
v128_unziplo_16(v128 a,v128 b)207 SIMD_INLINE v128 v128_unziplo_16(v128 a, v128 b) {
208 #if defined(__SSSE3__)
209 #ifdef __x86_64__
210   v128 order = _mm_cvtsi64_si128(0x0d0c090805040100LL);
211 #else
212   v128 order = _mm_set_epi32(0, 0, 0x0d0c0908, 0x05040100);
213 #endif
214   return _mm_unpacklo_epi64(_mm_shuffle_epi8(b, order),
215                             _mm_shuffle_epi8(a, order));
216 #else
217   return v128_unziphi_16(_mm_slli_si128(a, 2), _mm_slli_si128(b, 2));
218 #endif
219 }
220 
v128_unziphi_32(v128 a,v128 b)221 SIMD_INLINE v128 v128_unziphi_32(v128 a, v128 b) {
222   return _mm_castps_si128(_mm_shuffle_ps(
223       _mm_castsi128_ps(b), _mm_castsi128_ps(a), _MM_SHUFFLE(3, 1, 3, 1)));
224 }
225 
v128_unziplo_32(v128 a,v128 b)226 SIMD_INLINE v128 v128_unziplo_32(v128 a, v128 b) {
227   return _mm_castps_si128(_mm_shuffle_ps(
228       _mm_castsi128_ps(b), _mm_castsi128_ps(a), _MM_SHUFFLE(2, 0, 2, 0)));
229 }
230 
v128_unpack_u8_s16(v64 a)231 SIMD_INLINE v128 v128_unpack_u8_s16(v64 a) {
232   return _mm_unpacklo_epi8(a, _mm_setzero_si128());
233 }
234 
v128_unpacklo_u8_s16(v128 a)235 SIMD_INLINE v128 v128_unpacklo_u8_s16(v128 a) {
236   return _mm_unpacklo_epi8(a, _mm_setzero_si128());
237 }
238 
v128_unpackhi_u8_s16(v128 a)239 SIMD_INLINE v128 v128_unpackhi_u8_s16(v128 a) {
240   return _mm_unpackhi_epi8(a, _mm_setzero_si128());
241 }
242 
v128_unpack_s8_s16(v64 a)243 SIMD_INLINE v128 v128_unpack_s8_s16(v64 a) {
244   return _mm_srai_epi16(_mm_unpacklo_epi8(a, a), 8);
245 }
246 
v128_unpacklo_s8_s16(v128 a)247 SIMD_INLINE v128 v128_unpacklo_s8_s16(v128 a) {
248   return _mm_srai_epi16(_mm_unpacklo_epi8(a, a), 8);
249 }
250 
v128_unpackhi_s8_s16(v128 a)251 SIMD_INLINE v128 v128_unpackhi_s8_s16(v128 a) {
252   return _mm_srai_epi16(_mm_unpackhi_epi8(a, a), 8);
253 }
254 
v128_pack_s32_s16(v128 a,v128 b)255 SIMD_INLINE v128 v128_pack_s32_s16(v128 a, v128 b) {
256   return _mm_packs_epi32(b, a);
257 }
258 
v128_pack_s32_u16(v128 a,v128 b)259 SIMD_INLINE v128 v128_pack_s32_u16(v128 a, v128 b) {
260 #if defined(__SSE4_1__)
261   return _mm_packus_epi32(b, a);
262 #else
263   return v128_from_v64(v64_pack_s32_u16(v128_high_v64(a), v128_low_v64(a)),
264                        v64_pack_s32_u16(v128_high_v64(b), v128_low_v64(b)));
265 #endif
266 }
267 
v128_pack_s16_u8(v128 a,v128 b)268 SIMD_INLINE v128 v128_pack_s16_u8(v128 a, v128 b) {
269   return _mm_packus_epi16(b, a);
270 }
271 
v128_pack_s16_s8(v128 a,v128 b)272 SIMD_INLINE v128 v128_pack_s16_s8(v128 a, v128 b) {
273   return _mm_packs_epi16(b, a);
274 }
275 
v128_unpack_u16_s32(v64 a)276 SIMD_INLINE v128 v128_unpack_u16_s32(v64 a) {
277   return _mm_unpacklo_epi16(a, _mm_setzero_si128());
278 }
279 
v128_unpack_s16_s32(v64 a)280 SIMD_INLINE v128 v128_unpack_s16_s32(v64 a) {
281   return _mm_srai_epi32(_mm_unpacklo_epi16(a, a), 16);
282 }
283 
v128_unpacklo_u16_s32(v128 a)284 SIMD_INLINE v128 v128_unpacklo_u16_s32(v128 a) {
285   return _mm_unpacklo_epi16(a, _mm_setzero_si128());
286 }
287 
v128_unpacklo_s16_s32(v128 a)288 SIMD_INLINE v128 v128_unpacklo_s16_s32(v128 a) {
289   return _mm_srai_epi32(_mm_unpacklo_epi16(a, a), 16);
290 }
291 
v128_unpackhi_u16_s32(v128 a)292 SIMD_INLINE v128 v128_unpackhi_u16_s32(v128 a) {
293   return _mm_unpackhi_epi16(a, _mm_setzero_si128());
294 }
295 
v128_unpackhi_s16_s32(v128 a)296 SIMD_INLINE v128 v128_unpackhi_s16_s32(v128 a) {
297   return _mm_srai_epi32(_mm_unpackhi_epi16(a, a), 16);
298 }
299 
v128_shuffle_8(v128 x,v128 pattern)300 SIMD_INLINE v128 v128_shuffle_8(v128 x, v128 pattern) {
301 #if defined(__SSSE3__)
302   return _mm_shuffle_epi8(x, pattern);
303 #else
304   v128 output;
305   unsigned char *input = (unsigned char *)&x;
306   unsigned char *index = (unsigned char *)&pattern;
307   char *selected = (char *)&output;
308   int counter;
309 
310   for (counter = 0; counter < 16; counter++) {
311     selected[counter] = input[index[counter] & 15];
312   }
313 
314   return output;
315 #endif
316 }
317 
v128_dotp_su8(v128 a,v128 b)318 SIMD_INLINE int64_t v128_dotp_su8(v128 a, v128 b) {
319   v128 t1 = _mm_madd_epi16(v128_unpackhi_s8_s16(a), v128_unpackhi_u8_s16(b));
320   v128 t2 = _mm_madd_epi16(v128_unpacklo_s8_s16(a), v128_unpacklo_u8_s16(b));
321   v128 t = v128_add_32(t1, t2);
322   t = v128_add_32(t, _mm_srli_si128(t, 8));
323   t = v128_add_32(t, _mm_srli_si128(t, 4));
324   return (int32_t)v128_low_u32(t);
325 }
326 
v128_dotp_s16(v128 a,v128 b)327 SIMD_INLINE int64_t v128_dotp_s16(v128 a, v128 b) {
328   v128 r = _mm_madd_epi16(a, b);
329 #if defined(__SSE4_1__) && defined(__x86_64__)
330   v128 c = _mm_add_epi64(_mm_cvtepi32_epi64(r),
331                          _mm_cvtepi32_epi64(_mm_srli_si128(r, 8)));
332   return _mm_cvtsi128_si64(_mm_add_epi64(c, _mm_srli_si128(c, 8)));
333 #else
334   return (int64_t)_mm_cvtsi128_si32(r) +
335          (int64_t)_mm_cvtsi128_si32(_mm_srli_si128(r, 4)) +
336          (int64_t)_mm_cvtsi128_si32(_mm_srli_si128(r, 8)) +
337          (int64_t)_mm_cvtsi128_si32(_mm_srli_si128(r, 12));
338 #endif
339 }
340 
v128_hadd_u8(v128 a)341 SIMD_INLINE uint64_t v128_hadd_u8(v128 a) {
342   v128 t = _mm_sad_epu8(a, _mm_setzero_si128());
343   return v64_low_u32(v128_low_v64(t)) + v64_low_u32(v128_high_v64(t));
344 }
345 
346 typedef v128 sad128_internal;
347 
v128_sad_u8_init()348 SIMD_INLINE sad128_internal v128_sad_u8_init() { return _mm_setzero_si128(); }
349 
350 /* Implementation dependent return value.  Result must be finalised with
351    v128_sad_sum().
352    The result for more than 32 v128_sad_u8() calls is undefined. */
v128_sad_u8(sad128_internal s,v128 a,v128 b)353 SIMD_INLINE sad128_internal v128_sad_u8(sad128_internal s, v128 a, v128 b) {
354   return _mm_add_epi64(s, _mm_sad_epu8(a, b));
355 }
356 
v128_sad_u8_sum(sad128_internal s)357 SIMD_INLINE uint32_t v128_sad_u8_sum(sad128_internal s) {
358   return v128_low_u32(_mm_add_epi32(s, _mm_unpackhi_epi64(s, s)));
359 }
360 
361 typedef int32_t ssd128_internal;
362 
v128_ssd_u8_init()363 SIMD_INLINE ssd128_internal v128_ssd_u8_init() { return 0; }
364 
365 /* Implementation dependent return value.  Result must be finalised with
366  * v128_ssd_sum(). */
v128_ssd_u8(ssd128_internal s,v128 a,v128 b)367 SIMD_INLINE ssd128_internal v128_ssd_u8(ssd128_internal s, v128 a, v128 b) {
368   v128 z = _mm_setzero_si128();
369   v128 l = _mm_sub_epi16(_mm_unpacklo_epi8(a, z), _mm_unpacklo_epi8(b, z));
370   v128 h = _mm_sub_epi16(_mm_unpackhi_epi8(a, z), _mm_unpackhi_epi8(b, z));
371   v128 rl = _mm_madd_epi16(l, l);
372   v128 rh = _mm_madd_epi16(h, h);
373   v128 r = _mm_add_epi32(rl, rh);
374   r = _mm_add_epi32(r, _mm_srli_si128(r, 8));
375   r = _mm_add_epi32(r, _mm_srli_si128(r, 4));
376   return s + _mm_cvtsi128_si32(r);
377 }
378 
v128_ssd_u8_sum(ssd128_internal s)379 SIMD_INLINE int32_t v128_ssd_u8_sum(ssd128_internal s) { return s; }
380 
v128_or(v128 a,v128 b)381 SIMD_INLINE v128 v128_or(v128 a, v128 b) { return _mm_or_si128(a, b); }
382 
v128_xor(v128 a,v128 b)383 SIMD_INLINE v128 v128_xor(v128 a, v128 b) { return _mm_xor_si128(a, b); }
384 
v128_and(v128 a,v128 b)385 SIMD_INLINE v128 v128_and(v128 a, v128 b) { return _mm_and_si128(a, b); }
386 
v128_andn(v128 a,v128 b)387 SIMD_INLINE v128 v128_andn(v128 a, v128 b) { return _mm_andnot_si128(b, a); }
388 
v128_mul_s16(v64 a,v64 b)389 SIMD_INLINE v128 v128_mul_s16(v64 a, v64 b) {
390   v64 lo_bits = v64_mullo_s16(a, b);
391   v64 hi_bits = v64_mulhi_s16(a, b);
392   return v128_from_v64(v64_ziphi_16(hi_bits, lo_bits),
393                        v64_ziplo_16(hi_bits, lo_bits));
394 }
395 
v128_mullo_s16(v128 a,v128 b)396 SIMD_INLINE v128 v128_mullo_s16(v128 a, v128 b) {
397   return _mm_mullo_epi16(a, b);
398 }
399 
v128_mulhi_s16(v128 a,v128 b)400 SIMD_INLINE v128 v128_mulhi_s16(v128 a, v128 b) {
401   return _mm_mulhi_epi16(a, b);
402 }
403 
v128_mullo_s32(v128 a,v128 b)404 SIMD_INLINE v128 v128_mullo_s32(v128 a, v128 b) {
405 #if defined(__SSE4_1__)
406   return _mm_mullo_epi32(a, b);
407 #else
408   return _mm_unpacklo_epi32(
409       _mm_shuffle_epi32(_mm_mul_epu32(a, b), 8),
410       _mm_shuffle_epi32(
411           _mm_mul_epu32(_mm_srli_si128(a, 4), _mm_srli_si128(b, 4)), 8));
412 #endif
413 }
414 
v128_dotp_s32(v128 a,v128 b)415 SIMD_INLINE int64_t v128_dotp_s32(v128 a, v128 b) {
416   v128 r = v128_mullo_s32(a, b);
417   return (int64_t)_mm_cvtsi128_si32(r) +
418          (int64_t)_mm_cvtsi128_si32(_mm_srli_si128(r, 4)) +
419          (int64_t)_mm_cvtsi128_si32(_mm_srli_si128(r, 8)) +
420          (int64_t)_mm_cvtsi128_si32(_mm_srli_si128(r, 12));
421 }
422 
v128_madd_s16(v128 a,v128 b)423 SIMD_INLINE v128 v128_madd_s16(v128 a, v128 b) { return _mm_madd_epi16(a, b); }
424 
v128_madd_us8(v128 a,v128 b)425 SIMD_INLINE v128 v128_madd_us8(v128 a, v128 b) {
426 #if defined(__SSSE3__)
427   return _mm_maddubs_epi16(a, b);
428 #else
429   return _mm_packs_epi32(
430       _mm_madd_epi16(_mm_unpacklo_epi8(a, _mm_setzero_si128()),
431                      _mm_srai_epi16(_mm_unpacklo_epi8(b, b), 8)),
432       _mm_madd_epi16(_mm_unpackhi_epi8(a, _mm_setzero_si128()),
433                      _mm_srai_epi16(_mm_unpackhi_epi8(b, b), 8)));
434 #endif
435 }
436 
v128_padd_u8(v128 a)437 SIMD_INLINE v128 v128_padd_u8(v128 a) {
438   return v128_madd_us8(a, _mm_set1_epi8(1));
439 }
440 
v128_avg_u8(v128 a,v128 b)441 SIMD_INLINE v128 v128_avg_u8(v128 a, v128 b) { return _mm_avg_epu8(a, b); }
442 
v128_rdavg_u8(v128 a,v128 b)443 SIMD_INLINE v128 v128_rdavg_u8(v128 a, v128 b) {
444   return _mm_sub_epi8(_mm_avg_epu8(a, b),
445                       _mm_and_si128(_mm_xor_si128(a, b), v128_dup_8(1)));
446 }
447 
v128_rdavg_u16(v128 a,v128 b)448 SIMD_INLINE v128 v128_rdavg_u16(v128 a, v128 b) {
449   return _mm_sub_epi16(_mm_avg_epu16(a, b),
450                        _mm_and_si128(_mm_xor_si128(a, b), v128_dup_16(1)));
451 }
452 
v128_avg_u16(v128 a,v128 b)453 SIMD_INLINE v128 v128_avg_u16(v128 a, v128 b) { return _mm_avg_epu16(a, b); }
454 
v128_min_u8(v128 a,v128 b)455 SIMD_INLINE v128 v128_min_u8(v128 a, v128 b) { return _mm_min_epu8(a, b); }
456 
v128_max_u8(v128 a,v128 b)457 SIMD_INLINE v128 v128_max_u8(v128 a, v128 b) { return _mm_max_epu8(a, b); }
458 
v128_min_s8(v128 a,v128 b)459 SIMD_INLINE v128 v128_min_s8(v128 a, v128 b) {
460 #if defined(__SSE4_1__)
461   return _mm_min_epi8(a, b);
462 #else
463   v128 mask = _mm_cmplt_epi8(a, b);
464   return _mm_or_si128(_mm_andnot_si128(mask, b), _mm_and_si128(mask, a));
465 #endif
466 }
467 
v128_movemask_8(v128 a)468 SIMD_INLINE uint32_t v128_movemask_8(v128 a) { return _mm_movemask_epi8(a); }
469 
v128_blend_8(v128 a,v128 b,v128 c)470 SIMD_INLINE v128 v128_blend_8(v128 a, v128 b, v128 c) {
471 #if defined(__SSE4_1__)
472   return _mm_blendv_epi8(a, b, c);
473 #else
474   c = _mm_cmplt_epi8(c, v128_zero());
475   return v128_or(v128_and(b, c), v128_andn(a, c));
476 #endif
477 }
478 
v128_max_s8(v128 a,v128 b)479 SIMD_INLINE v128 v128_max_s8(v128 a, v128 b) {
480 #if defined(__SSE4_1__)
481   return _mm_max_epi8(a, b);
482 #else
483   v128 mask = _mm_cmplt_epi8(b, a);
484   return _mm_or_si128(_mm_andnot_si128(mask, b), _mm_and_si128(mask, a));
485 #endif
486 }
487 
v128_min_s16(v128 a,v128 b)488 SIMD_INLINE v128 v128_min_s16(v128 a, v128 b) { return _mm_min_epi16(a, b); }
489 
v128_max_s16(v128 a,v128 b)490 SIMD_INLINE v128 v128_max_s16(v128 a, v128 b) { return _mm_max_epi16(a, b); }
491 
v128_min_s32(v128 a,v128 b)492 SIMD_INLINE v128 v128_min_s32(v128 a, v128 b) {
493 #if defined(__SSE4_1__)
494   return _mm_min_epi32(a, b);
495 #else
496   v128 mask = _mm_cmplt_epi32(a, b);
497   return _mm_or_si128(_mm_andnot_si128(mask, b), _mm_and_si128(mask, a));
498 #endif
499 }
500 
v128_max_s32(v128 a,v128 b)501 SIMD_INLINE v128 v128_max_s32(v128 a, v128 b) {
502 #if defined(__SSE4_1__)
503   return _mm_max_epi32(a, b);
504 #else
505   v128 mask = _mm_cmplt_epi32(b, a);
506   return _mm_or_si128(_mm_andnot_si128(mask, b), _mm_and_si128(mask, a));
507 #endif
508 }
509 
v128_cmpgt_s8(v128 a,v128 b)510 SIMD_INLINE v128 v128_cmpgt_s8(v128 a, v128 b) { return _mm_cmpgt_epi8(a, b); }
511 
v128_cmplt_s8(v128 a,v128 b)512 SIMD_INLINE v128 v128_cmplt_s8(v128 a, v128 b) { return _mm_cmplt_epi8(a, b); }
513 
v128_cmpeq_8(v128 a,v128 b)514 SIMD_INLINE v128 v128_cmpeq_8(v128 a, v128 b) { return _mm_cmpeq_epi8(a, b); }
515 
v128_cmpgt_s16(v128 a,v128 b)516 SIMD_INLINE v128 v128_cmpgt_s16(v128 a, v128 b) {
517   return _mm_cmpgt_epi16(a, b);
518 }
519 
v128_cmplt_s16(v128 a,v128 b)520 SIMD_INLINE v128 v128_cmplt_s16(v128 a, v128 b) {
521   return _mm_cmplt_epi16(a, b);
522 }
523 
v128_cmpeq_32(v128 a,v128 b)524 SIMD_INLINE v128 v128_cmpeq_32(v128 a, v128 b) { return _mm_cmpeq_epi32(a, b); }
525 
v128_cmpgt_s32(v128 a,v128 b)526 SIMD_INLINE v128 v128_cmpgt_s32(v128 a, v128 b) {
527   return _mm_cmpgt_epi32(a, b);
528 }
529 
v128_cmplt_s32(v128 a,v128 b)530 SIMD_INLINE v128 v128_cmplt_s32(v128 a, v128 b) {
531   return _mm_cmplt_epi32(a, b);
532 }
533 
v128_cmpeq_16(v128 a,v128 b)534 SIMD_INLINE v128 v128_cmpeq_16(v128 a, v128 b) { return _mm_cmpeq_epi16(a, b); }
535 
v128_shl_8(v128 a,unsigned int c)536 SIMD_INLINE v128 v128_shl_8(v128 a, unsigned int c) {
537   return _mm_and_si128(_mm_set1_epi8((uint8_t)(0xff << c)),
538                        _mm_sll_epi16(a, _mm_cvtsi32_si128(c)));
539 }
540 
v128_shr_u8(v128 a,unsigned int c)541 SIMD_INLINE v128 v128_shr_u8(v128 a, unsigned int c) {
542   return _mm_and_si128(_mm_set1_epi8((char)(0xff >> c)),
543                        _mm_srl_epi16(a, _mm_cvtsi32_si128(c)));
544 }
545 
v128_shr_s8(v128 a,unsigned int c)546 SIMD_INLINE v128 v128_shr_s8(v128 a, unsigned int c) {
547   __m128i x = _mm_cvtsi32_si128(c + 8);
548   return _mm_packs_epi16(_mm_sra_epi16(_mm_unpacklo_epi8(a, a), x),
549                          _mm_sra_epi16(_mm_unpackhi_epi8(a, a), x));
550 }
551 
v128_shl_16(v128 a,unsigned int c)552 SIMD_INLINE v128 v128_shl_16(v128 a, unsigned int c) {
553   return _mm_sll_epi16(a, _mm_cvtsi32_si128(c));
554 }
555 
v128_shr_u16(v128 a,unsigned int c)556 SIMD_INLINE v128 v128_shr_u16(v128 a, unsigned int c) {
557   return _mm_srl_epi16(a, _mm_cvtsi32_si128(c));
558 }
559 
v128_shr_s16(v128 a,unsigned int c)560 SIMD_INLINE v128 v128_shr_s16(v128 a, unsigned int c) {
561   return _mm_sra_epi16(a, _mm_cvtsi32_si128(c));
562 }
563 
v128_shl_32(v128 a,unsigned int c)564 SIMD_INLINE v128 v128_shl_32(v128 a, unsigned int c) {
565   return _mm_sll_epi32(a, _mm_cvtsi32_si128(c));
566 }
567 
v128_shr_u32(v128 a,unsigned int c)568 SIMD_INLINE v128 v128_shr_u32(v128 a, unsigned int c) {
569   return _mm_srl_epi32(a, _mm_cvtsi32_si128(c));
570 }
571 
v128_shr_s32(v128 a,unsigned int c)572 SIMD_INLINE v128 v128_shr_s32(v128 a, unsigned int c) {
573   return _mm_sra_epi32(a, _mm_cvtsi32_si128(c));
574 }
575 
v128_shl_64(v128 a,unsigned int c)576 SIMD_INLINE v128 v128_shl_64(v128 a, unsigned int c) {
577   return _mm_sll_epi64(a, _mm_cvtsi32_si128(c));
578 }
579 
v128_shr_u64(v128 a,unsigned int c)580 SIMD_INLINE v128 v128_shr_u64(v128 a, unsigned int c) {
581   return _mm_srl_epi64(a, _mm_cvtsi32_si128(c));
582 }
583 
v128_shr_s64(v128 a,unsigned int c)584 SIMD_INLINE v128 v128_shr_s64(v128 a, unsigned int c) {
585   // _mm_sra_epi64 is missing in gcc?
586   return v128_from_64((int64_t)v64_u64(v128_high_v64(a)) >> c,
587                       (int64_t)v64_u64(v128_low_v64(a)) >> c);
588   // return _mm_sra_epi64(a, _mm_cvtsi32_si128(c));
589 }
590 
591 /* These intrinsics require immediate values, so we must use #defines
592    to enforce that. */
593 #define v128_shl_n_byte(a, c) _mm_slli_si128(a, (c)&127)
594 #define v128_shr_n_byte(a, c) _mm_srli_si128(a, (c)&127)
595 #define v128_shl_n_8(a, c) \
596   _mm_and_si128(_mm_set1_epi8((uint8_t)(0xff << (c))), _mm_slli_epi16(a, c))
597 #define v128_shr_n_u8(a, c) \
598   _mm_and_si128(_mm_set1_epi8(0xff >> (c)), _mm_srli_epi16(a, c))
599 #define v128_shr_n_s8(a, c)                                         \
600   _mm_packs_epi16(_mm_srai_epi16(_mm_unpacklo_epi8(a, a), (c) + 8), \
601                   _mm_srai_epi16(_mm_unpackhi_epi8(a, a), (c) + 8))
602 #define v128_shl_n_16(a, c) _mm_slli_epi16(a, c)
603 #define v128_shr_n_u16(a, c) _mm_srli_epi16(a, c)
604 #define v128_shr_n_s16(a, c) _mm_srai_epi16(a, c)
605 #define v128_shl_n_32(a, c) _mm_slli_epi32(a, c)
606 #define v128_shr_n_u32(a, c) _mm_srli_epi32(a, c)
607 #define v128_shr_n_s32(a, c) _mm_srai_epi32(a, c)
608 #define v128_shl_n_64(a, c) _mm_slli_epi64(a, c)
609 #define v128_shr_n_u64(a, c) _mm_srli_epi64(a, c)
610 #define v128_shr_n_s64(a, c) \
611   v128_shr_s64(a, c)  // _mm_srai_epi64 missing in gcc?
612 
613 typedef v128 sad128_internal_u16;
614 
v128_sad_u16_init()615 SIMD_INLINE sad128_internal_u16 v128_sad_u16_init() { return v128_zero(); }
616 
617 /* Implementation dependent return value.  Result must be finalised with
618  * v128_sad_u16_sum(). */
v128_sad_u16(sad128_internal_u16 s,v128 a,v128 b)619 SIMD_INLINE sad128_internal_u16 v128_sad_u16(sad128_internal_u16 s, v128 a,
620                                              v128 b) {
621 #if defined(__SSE4_1__)
622   v128 t = v128_sub_16(_mm_max_epu16(a, b), _mm_min_epu16(a, b));
623 #else
624   v128 t = v128_cmplt_s16(v128_xor(a, v128_dup_16(32768)),
625                           v128_xor(b, v128_dup_16(32768)));
626   t = v128_sub_16(v128_or(v128_and(b, t), v128_andn(a, t)),
627                   v128_or(v128_and(a, t), v128_andn(b, t)));
628 #endif
629   return v128_add_32(
630       s, v128_add_32(v128_unpackhi_u16_s32(t), v128_unpacklo_u16_s32(t)));
631 }
632 
v128_sad_u16_sum(sad128_internal_u16 s)633 SIMD_INLINE uint32_t v128_sad_u16_sum(sad128_internal_u16 s) {
634   return v128_low_u32(s) + v128_low_u32(v128_shr_n_byte(s, 4)) +
635          v128_low_u32(v128_shr_n_byte(s, 8)) +
636          v128_low_u32(v128_shr_n_byte(s, 12));
637 }
638 
639 typedef v128 ssd128_internal_s16;
640 
v128_ssd_s16_init()641 SIMD_INLINE ssd128_internal_s16 v128_ssd_s16_init() { return v128_zero(); }
642 
643 /* Implementation dependent return value.  Result must be finalised with
644  * v128_ssd_s16_sum(). */
v128_ssd_s16(ssd128_internal_s16 s,v128 a,v128 b)645 SIMD_INLINE ssd128_internal_s16 v128_ssd_s16(ssd128_internal_s16 s, v128 a,
646                                              v128 b) {
647   v128 d = v128_sub_16(a, b);
648   d = v128_madd_s16(d, d);
649   return v128_add_64(s, v128_add_64(_mm_unpackhi_epi32(d, v128_zero()),
650                                     _mm_unpacklo_epi32(d, v128_zero())));
651 }
652 
v128_ssd_s16_sum(ssd128_internal_s16 s)653 SIMD_INLINE uint64_t v128_ssd_s16_sum(ssd128_internal_s16 s) {
654   return v64_u64(v128_low_v64(s)) + v64_u64(v128_high_v64(s));
655 }
656 
657 #endif  // AOM_AOM_DSP_SIMD_V128_INTRINSICS_X86_H_
658