Searched refs:w3 (Results 1 – 16 of 16) sorted by relevance
16 FETCH_B w3, 1, 1 // w3<- CC18 GET_VREG w1, w3 // w1<- vCC (requested index)20 ldr w3, [x0, #MIRROR_ARRAY_LENGTH_OFFSET] // w3<- arrayObj->length22 cmp w1, w3 // compare unsigned index, length47 FETCH_B w3, 1, 1 // w3<- CC50 GET_VREG w1, w3 // w1<- vCC (requested index)73 lsr w3, w0, #8 // w3<- CC75 GET_VREG w1, w3 // w1<- vCC (requested index)77 ldr w3, [x0, #MIRROR_ARRAY_LENGTH_OFFSET] // w3<- arrayObj->length79 cmp w1, w3 // compare unsigned index, length[all …]
47 lsr w3, wINST, #12 // w3<- B49 GET_VREG s1, w381 lsr w3, w0, #8 // w3<- CC84 GET_VREG_DOUBLE $r2, w387 GET_VREG $r2, w3106 lsr w3, wINST, #12 // w3<- B108 GET_VREG $srcreg, w3123 lsr w3, wINST, #12 // w3<- B126 GET_VREG_DOUBLE $srcreg, w3128 GET_VREG_WIDE $srcreg, w3[all …]
27 lsr w3, wINST, #8 // w3<- AA33 SET_VREG w0, w3 // vAA<- w039 lsr w3, wINST, #8 // w3<- AA41 SET_VREG w0, w3 // vAA<- w060 lsr w3, wINST, #8 // r3<- AA63 SET_VREG w0, w3 // vAA<- r097 FETCH w3, 4 // w3<- HHHH (high)110 lsr w3, wINST, #8 // w3<- AA113 SET_VREG_WIDE x0, w3119 lsr w3, wINST, #8 // w3<- AA[all …]
20 lsr w3, w0, #8 // w3<- CC22 GET_VREG w1, w3 // w1<- vCC51 lsr w3, wINST, #12 // w3<- B53 GET_VREG w1, w3 // w1<- vB114 FETCH_S w3, 1 // w3<- ssssCCBB (sign-extended for CC)116 and w2, w3, #255 // w2<- BB199 lsr w3, wINST, #8 // w3<- AA207 SET_VREG_WIDE x0, w3 // vAA<- x0237 lsr w3, wINST, #12 // w3<- B238 GET_VREG w0, w3 // w0<- vB[all …]
11 GET_VREG w3, w1 // w3<- vB14 cmp w2, w3 // compare (vA, vB)132 lsr w3, wINST, #8 // w3<- AA134 GET_VREG w1, w3 // w1<- vAA
10 FETCH_B w3, 1, 1 // w3<- CC12 GET_VREG w1, w3 // w1<- vCC (requested index)14 ldr w3, [x0, #MIRROR_ARRAY_LENGTH_OFFSET] // w3<- arrayObj->length16 cmp w1, w3 // compare unsigned index, length66 FETCH_B w3, 1, 1 // w3<- CC68 GET_VREG w1, w3 // w1<- vCC (requested index)70 ldr w3, [x0, #MIRROR_ARRAY_LENGTH_OFFSET] // w3<- arrayObj->length74 cmp w1, w3 // compare unsigned index, length122 ldr w3, [x0, #MIRROR_ARRAY_LENGTH_OFFSET] // w3<- array length124 SET_VREG w3, w2 // vB<- length[all …]
6 lsr w3, wINST, #8 // w3<- AA12 SET_VREG w0, w3 // vAA<- w018 lsr w3, wINST, #8 // w3<- AA20 SET_VREG w0, w3 // vAA<- w036 lsr w3, wINST, #8 // r3<- AA39 SET_VREG w0, w3 // vAA<- r090 FETCH w3, 4 // w3<- HHHH (high)103 lsr w3, wINST, #8 // w3<- AA106 SET_VREG_WIDE x0, w3112 lsr w3, wINST, #8 // w3<- AA[all …]
90 ldrh w3, [x26, #ART_METHOD_IMT_INDEX_OFFSET]93 ldr x0, [x2, w3, uxtw #3]102 ldrh w3, [x26, #ART_METHOD_METHOD_INDEX_OFFSET]103 and w3, w3, #ART_METHOD_IMT_MASK
11 GET_VREG w3, w1 // w3<- vB13 cmp w2, w3 // compare (vA, vB)130 lsr w3, wINST, #8 // w3<- AA132 GET_VREG w1, w3 // w1<- vAA
72 GET_VREG w3, w2 // w3<- object we're operating on74 cbz w3, common_errNullObject // object was null106 GET_VREG w3, w2 // w3<- object we're operating on108 cbz w3, common_errNullObject // object was null
526 FETCH w3, 2906 GET_VREG w3, wip1014 LOOP_OVER_SHORTY_LOADING_GPRS x3, w3, x11, x9, x10, .Lgpr_setup_finished_\suffix1258 ldr w3, [x8, #8]1289 FETCH w3, 2 // dex register of first argument1291 GET_VREG w1, w31294 add w3, w3, #1 // Add 1 for next argument1295 GET_VREG w2, w31364 LOOP_RANGE_OVER_SHORTY_LOADING_GPRS x3, w3, x9, w10, w11, .Lgpr_setup_finished_range_\suffix1609 SETUP_REFERENCE_PARAMETER_IN_GPR w3, x10, x11, w15, x12, .Lxmm_setup_finished[all …]
574 LOADREG x8 4 w3 .LfillRegisters698 LOADREG x8 4 w3 .LfillRegisters2898 eor w3, w2, w1 // Prepare the value to store if unlocked905 stxr w2, w3, [x4]910 tst w3, #(LOCK_WORD_STATE_MASK_SHIFTED | LOCK_WORD_THIN_LOCK_OWNER_MASK_SHIFTED)912 add w3, w2, #LOCK_WORD_THIN_LOCK_COUNT_ONE // Increment the recursive lock count.913 tst w3, #LOCK_WORD_THIN_LOCK_COUNT_MASK_SHIFTED // Test the new thin lock count.915 stxr w2, w3, [x4]948 eor w3, w2, w1 // Prepare the value to store if simply locked952 tst w3, #LOCK_WORD_GC_STATE_MASK_SHIFTED_TOGGLED // Test the non-gc bits.[all …]
35 #define data1w w3
33 int w3; field in Base41 return String.format("w0: %d, w1: %d, w2: %d, w3: %d", w0, w1, w2, w3); in baseString()
155 // 0x0000003c: str w3, [sp, #196]
639 EXPECT_TRUE(vixl::aarch64::w3.Is(Arm64Assembler::reg_w(W3))); in TEST()