Searched refs:AMEVCNTR11_EL0 (Results 1 – 7 of 7) sorted by relevance
/external/arm-trusted-firmware/lib/extensions/amu/aarch64/ |
D | amu_helpers.S | 107 read AMEVCNTR11_EL0 /* index 1 */ 150 write AMEVCNTR11_EL0 /* index 1 */
|
/external/llvm-project/llvm/test/MC/AArch64/ |
D | armv8.4a-actmon.s | 26 msr AMEVCNTR11_EL0, x0 75 mrs x0, AMEVCNTR11_EL0
|
/external/llvm-project/llvm/test/MC/Disassembler/AArch64/ |
D | armv8.4a-actmon.txt | 107 #CHECK: msr AMEVCNTR11_EL0, x0 156 #CHECK: mrs x0, AMEVCNTR11_EL0
|
/external/arm-trusted-firmware/include/arch/aarch64/ |
D | arch.h | 941 #define AMEVCNTR11_EL0 S3_3_C13_C12_1 macro
|
/external/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/AArch64/ |
D | AArch64GenSystemOperands.inc | 896 AMEVCNTR11_EL0 = 57057, 2960 { "AMEVCNTR11_EL0", 0xDEE1, true, true, {AArch64::FeatureAM} }, // 706 3065 { "AMEVCNTR11_EL0", 706 },
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
D | AArch64SystemOperands.td | 1383 def : RWSysReg<"AMEVCNTR11_EL0", 0b11, 0b011, 0b1101, 0b1100, 0b001>;
|
/external/llvm-project/llvm/lib/Target/AArch64/ |
D | AArch64SystemOperands.td | 1385 def : RWSysReg<"AMEVCNTR11_EL0", 0b11, 0b011, 0b1101, 0b1100, 0b001>;
|