/external/arm-trusted-firmware/plat/mediatek/mt8192/ |
D | plat_mt_cirq.c | 38 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x4), in mt_irq_mask_restore() 40 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x8), in mt_irq_mask_restore() 42 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0xc), in mt_irq_mask_restore() 44 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x10), in mt_irq_mask_restore() 46 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x14), in mt_irq_mask_restore() 48 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x18), in mt_irq_mask_restore() 50 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x1c), in mt_irq_mask_restore() 52 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x20), in mt_irq_mask_restore() 54 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x24), in mt_irq_mask_restore() 56 mmio_write_32((BASE_GICD_BASE + GICD_ISENABLER + 0x28), in mt_irq_mask_restore() [all …]
|
D | plat_mt_gic.c | 183 val = mmio_read_32(BASE_GICD_BASE + GICD_ISPENDR + in mt_irq_get_pending() 194 mmio_write_32(BASE_GICD_BASE + GICD_ISPENDR + in mt_irq_set_pending()
|
/external/arm-trusted-firmware/plat/arm/board/fvp/ |
D | fvp_def.h | 60 #define DEVICE1_BASE BASE_GICD_BASE 64 #define DEVICE1_SIZE ((BASE_GICR_BASE - BASE_GICD_BASE) + \ 68 #define DEVICE1_SIZE ((BASE_GICR_BASE - BASE_GICD_BASE) + \ 137 #define BASE_GICD_BASE UL(0x2f000000) macro
|
D | fvp_common.c | 52 #define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
|
/external/arm-trusted-firmware/plat/qti/sc7180/inc/ |
D | platform_def.h | 130 #define BASE_GICD_BASE 0x17A00000 macro 136 #define QTI_GICD_BASE BASE_GICD_BASE
|
/external/arm-trusted-firmware/plat/xilinx/zynqmp/include/ |
D | plat_macros.S | 23 mov_imm x16, BASE_GICD_BASE
|
D | platform_def.h | 94 #define PLAT_ARM_GICD_BASE BASE_GICD_BASE
|
D | zynqmp_def.h | 111 #define BASE_GICD_BASE 0xF9010000 macro
|
/external/arm-trusted-firmware/plat/mediatek/mt8173/ |
D | plat_mt_gic.c | 26 BASE_GICD_BASE, in plat_mt_gic_init()
|
/external/arm-trusted-firmware/plat/mediatek/mt6795/ |
D | plat_mt_gic.c | 19 .gicd_base = BASE_GICD_BASE,
|
/external/arm-trusted-firmware/plat/rockchip/rk3399/ |
D | rk3399_def.h | 29 #define BASE_GICD_BASE (GIC500_BASE) macro
|
/external/arm-trusted-firmware/plat/arm/board/fvp/include/ |
D | plat_macros.S | 33 mov_imm x16, BASE_GICD_BASE
|
D | platform_def.h | 262 #define PLAT_ARM_GICD_BASE BASE_GICD_BASE
|
/external/arm-trusted-firmware/plat/mediatek/mt8183/include/ |
D | platform_def.h | 116 #define BASE_GICD_BASE MT_GIC_BASE macro 130 #define PLAT_ARM_GICD_BASE BASE_GICD_BASE
|
D | plat_macros.S | 35 mov_imm x26, BASE_GICD_BASE
|
/external/arm-trusted-firmware/plat/rockchip/rk3399/include/ |
D | platform_def.h | 89 #define PLAT_RK_GICD_BASE BASE_GICD_BASE
|
/external/arm-trusted-firmware/plat/mediatek/mt8192/include/ |
D | platform_def.h | 63 #define BASE_GICD_BASE MT_GIC_BASE macro
|
/external/arm-trusted-firmware/plat/mediatek/mt8173/include/ |
D | plat_macros.S | 35 mov_imm x16, BASE_GICD_BASE
|
D | platform_def.h | 118 #define PLAT_ARM_GICD_BASE BASE_GICD_BASE
|
D | mt8173_def.h | 68 #define BASE_GICD_BASE (MT_GIC_BASE + 0x1000) macro
|
/external/arm-trusted-firmware/plat/mediatek/mt6795/include/ |
D | plat_macros.S | 29 mov_imm x16, BASE_GICD_BASE
|
D | platform_def.h | 58 #define BASE_GICD_BASE (MT_GIC_BASE+0x1000) macro
|
/external/arm-trusted-firmware/plat/xilinx/zynqmp/pm_service/ |
D | pm_client.c | 180 uintptr_t isenabler1 = BASE_GICD_BASE + GICD_ISENABLER + 4; in pm_client_set_wakeup_sources()
|
D | pm_svc_main.c | 154 mmio_write_32(BASE_GICD_BASE + GICD_CPENDSGIR + 4 * i, in zynqmp_sgi7_irq()
|