Home
last modified time | relevance | path

Searched refs:BRW_OPCODE_F16TO32 (Results 1 – 13 of 13) sorted by relevance

/external/mesa3d/src/intel/compiler/
Dbrw_shader.cpp180 if (devinfo->gen > 7 && op == BRW_OPCODE_F16TO32) in brw_instruction_name()
964 case BRW_OPCODE_F16TO32: in can_do_saturate()
1012 case BRW_OPCODE_F16TO32: in can_do_cmod()
Dbrw_eu_defines.h221 BRW_OPCODE_F16TO32, /**< Gen7 only */ enumerator
Dbrw_eu.cpp629 { BRW_OPCODE_F16TO32, 20, "f16to32", 1, 1, GEN7 | GEN75 },
Dbrw_ir_performance.cpp306 case BRW_OPCODE_F16TO32: in instruction_desc()
Dbrw_fs_nir.cpp1647 bld.emit(BRW_OPCODE_F16TO32, tmp32, tmp16); in nir_emit_alu()
1682 inst = bld.emit(BRW_OPCODE_F16TO32, result, in nir_emit_alu()
1690 inst = bld.emit(BRW_OPCODE_F16TO32, result, in nir_emit_alu()
Dbrw_vec4_generator.cpp1622 case BRW_OPCODE_F16TO32: in generate_code()
Dbrw_fs_generator.cpp2100 case BRW_OPCODE_F16TO32: in generate_code()
Dbrw_eu_emit.c1304 return brw_alu1(p, BRW_OPCODE_F16TO32, dst, src); in brw_F16TO32()
Dbrw_fs.cpp6199 if (inst->opcode == BRW_OPCODE_F16TO32) in is_mixed_float_with_fp32_dst()
6527 case BRW_OPCODE_F16TO32: in get_lowered_simd_width()
/external/igt-gpu-tools/assembler/
Dlex.l97 "f16to32" { yylval.integer = BRW_OPCODE_F16TO32; return F16TO32; }
Dbrw_defines.h651 BRW_OPCODE_F16TO32 = 20, enumerator
/external/mesa3d/src/intel/tools/
Di965_lex.l80 f16to32 { yylval.integer = BRW_OPCODE_F16TO32; return F16TO32; }
Di965_gram.y113 case BRW_OPCODE_F16TO32: in i965_asm_unary_instruction()