Searched refs:CP_PACKET0 (Results 1 – 13 of 13) sorted by relevance
/external/mesa3d/src/gallium/drivers/r300/ |
D | r300_cb.h | 132 OUT_CB(CP_PACKET0(register, 0)); \ 140 OUT_CB(CP_PACKET0(register, (count) - 1)); \ 145 OUT_CB(CP_PACKET0(register, (count) - 1) | RADEON_ONE_REG_WR); \
|
D | r300_cs.h | 83 OUT_CS(CP_PACKET0(register, 0)); \ 90 OUT_CS(CP_PACKET0((register), ((count) - 1))) 93 OUT_CS(CP_PACKET0((register), ((count) - 1)) | RADEON_ONE_REG_WR)
|
D | r300_reg.h | 3544 #define CP_PACKET0(register, count) \ macro
|
/external/mesa3d/src/mesa/drivers/dri/radeon/ |
D | radeon_state_init.c | 163 return CP_PACKET0(packet[id].start, packet[id].len - 1); in cmdpkt() 243 OUT_BATCH(CP_PACKET0(RADEON_SE_TCL_STATE_FLUSH, 0)); \ 245 OUT_BATCH(CP_PACKET0(R200_SE_TCL_VECTOR_INDX_REG, 0)); \ 254 OUT_BATCH(CP_PACKET0(R200_SE_TCL_SCALAR_INDX_REG, 0)); \ 375 OUT_BATCH(CP_PACKET0(packet[0].start, 3)); in ctx_emit_cs() 379 OUT_BATCH(CP_PACKET0(RADEON_RB3D_DEPTHOFFSET, 0)); in ctx_emit_cs() 382 OUT_BATCH(CP_PACKET0(RADEON_RB3D_DEPTHPITCH, 0)); in ctx_emit_cs() 386 OUT_BATCH(CP_PACKET0(RADEON_RB3D_ZSTENCILCNTL, 0)); in ctx_emit_cs() 388 OUT_BATCH(CP_PACKET0(RADEON_PP_CNTL, 1)); in ctx_emit_cs() 393 OUT_BATCH(CP_PACKET0(RADEON_RB3D_COLOROFFSET, 0)); in ctx_emit_cs() [all …]
|
D | radeon_ioctl.c | 101 OUT_BATCH(CP_PACKET0(RADEON_PP_CNTL, 0)); in radeonEmitScissor() 103 OUT_BATCH(CP_PACKET0(RADEON_RE_TOP_LEFT, 0)); in radeonEmitScissor() 106 OUT_BATCH(CP_PACKET0(RADEON_RE_WIDTH_HEIGHT, 0)); in radeonEmitScissor() 112 OUT_BATCH(CP_PACKET0(RADEON_PP_CNTL, 0)); in radeonEmitScissor()
|
D | radeon_cmdbuf.h | 19 #define CP_PACKET0(reg, n) (RADEON_CP_PACKET0 | ((n)<<16) | ((reg)>>2)) macro
|
D | radeon_blit.c | 37 return CP_PACKET0(reg, count - 1); in cmdpacket0()
|
D | radeon_context.c | 115 OUT_BATCH(CP_PACKET0(RADEON_RB3D_ZPASS_ADDR, 0)); in r100_emit_query_finish()
|
/external/mesa3d/src/mesa/drivers/dri/r200/ |
D | r200_state_init.c | 169 return CP_PACKET0(packet[id].start, packet[id].len - 1); in cmdpkt() 282 OUT_BATCH(CP_PACKET0(RADEON_SE_TCL_STATE_FLUSH, 0)); \ 284 OUT_BATCH(CP_PACKET0(R200_SE_TCL_VECTOR_INDX_REG, 0)); \ 298 OUT_BATCH(CP_PACKET0(RADEON_SE_TCL_STATE_FLUSH, 0)); \ 300 OUT_BATCH(CP_PACKET0(R200_SE_TCL_VECTOR_INDX_REG, 0)); \ 311 OUT_BATCH(CP_PACKET0(R200_SE_TCL_SCALAR_INDX_REG, 0)); \ 320 OUT_BATCH(CP_PACKET0(R200_SE_TCL_SCALAR_INDX_REG, 0)); \ 494 OUT_BATCH(CP_PACKET0(packet[0].start, 3)); in ctx_emit_cs() 498 OUT_BATCH(CP_PACKET0(RADEON_RB3D_DEPTHOFFSET, 0)); in ctx_emit_cs() 501 OUT_BATCH(CP_PACKET0(RADEON_RB3D_DEPTHPITCH, 0)); in ctx_emit_cs() [all …]
|
D | radeon_cmdbuf.h | 19 #define CP_PACKET0(reg, n) (RADEON_CP_PACKET0 | ((n)<<16) | ((reg)>>2)) macro
|
D | r200_context.c | 151 OUT_BATCH(CP_PACKET0(RADEON_RB3D_ZPASS_ADDR, 0)); in r200_emit_query_finish()
|
D | r200_blit.c | 37 return CP_PACKET0(reg, count - 1); in cmdpacket0()
|
D | r200_cmdbuf.c | 215 OUT_BATCH(CP_PACKET0(R200_SE_VF_MAX_VTX_INDX, 0)); in r200EmitMaxVtxIndex()
|