/external/arm-trusted-firmware/services/spd/tlkd/ |
D | tlkd_pm.c | 55 write_ctx_reg(gp_regs, CTX_GPREG_X0, TLK_SYSTEM_SUSPEND); in cpu_suspend_handler() 88 write_ctx_reg(gp_regs, CTX_GPREG_X0, TLK_SYSTEM_RESUME); in cpu_resume_handler()
|
/external/arm-trusted-firmware/lib/cpus/aarch64/ |
D | wa_cve_2017_5715_mmu.S | 20 stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 60 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
D | denver.S | 33 stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 54 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
D | wa_cve_2017_5715_bpiall.S | 26 stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 291 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
D | neoverse_n1.S | 650 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
/external/arm-trusted-firmware/services/std_svc/spmd/ |
D | spmd_pm.c | 19 write_ctx_reg(gpregs, CTX_GPREG_X0, FFA_MSG_SEND_DIRECT_REQ_SMC32); in spmd_build_spmc_message() 95 write_ctx_reg(get_gpregs_ctx(&ctx->cpu_ctx), CTX_GPREG_X0, in spmd_cpu_on_finish_handler()
|
/external/arm-trusted-firmware/services/spd/opteed/ |
D | opteed_pm.c | 71 write_ctx_reg(get_gpregs_ctx(&optee_ctx->cpu_ctx), CTX_GPREG_X0, in opteed_cpu_suspend_handler() 142 CTX_GPREG_X0, in opteed_cpu_suspend_finish_handler()
|
/external/arm-trusted-firmware/bl31/aarch64/ |
D | ea_delegate.S | 66 stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 112 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
D | runtime_exceptions.S | 551 str x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
D | crash_reporting.S | 222 add x7, sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0
|
/external/arm-trusted-firmware/plat/nvidia/tegra/common/ |
D | tegra_fiq_glue.c | 139 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3)); in tegra_fiq_get_intr_context()
|
/external/arm-trusted-firmware/plat/nvidia/tegra/soc/t186/ |
D | plat_sip_calls.c | 117 CTX_GPREG_X0, (uint64_t)(mce_ret)); in plat_sip_handler()
|
/external/arm-trusted-firmware/include/arch/aarch64/ |
D | smccc_helpers.h | 23 write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X0), (_x0)); \
|
/external/arm-trusted-firmware/services/spd/tspd/ |
D | tspd_pm.c | 161 CTX_GPREG_X0, in tspd_cpu_suspend_finish_handler()
|
/external/arm-trusted-firmware/include/lib/el3_runtime/aarch64/ |
D | context.h | 17 #define CTX_GPREG_X0 U(0x0) macro 484 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \
|
/external/arm-trusted-firmware/services/std_svc/spm_mm/ |
D | spm_mm_main.c | 198 write_ctx_reg(get_gpregs_ctx(cpu_ctx), CTX_GPREG_X0, smc_fid); in spm_mm_sp_call()
|
/external/arm-trusted-firmware/plat/qti/qtiseclib/src/ |
D | qtiseclib_cb_interface.c | 146 qti_ns_ctx->x0 = read_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0); in qtiseclib_cb_get_ns_ctx()
|
/external/arm-trusted-firmware/bl31/ |
D | ehf.c | 352 write_ctx_reg(get_gpregs_ctx(ns_ctx), CTX_GPREG_X0, preempt_ret_code); in ehf_allow_ns_preemption()
|
/external/arm-trusted-firmware/docs/security_advisories/ |
D | security-advisory-tfv-8.rst | 49 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|
/external/arm-trusted-firmware/services/std_svc/sdei/ |
D | sdei_intr_mgmt.c | 254 SMC_SET_GP(ctx, CTX_GPREG_X0, (uint64_t) map->ev_num); in setup_ns_dispatch()
|
/external/arm-trusted-firmware/lib/el3_runtime/aarch64/ |
D | context.S | 747 stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 872 ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
|