Home
last modified time | relevance | path

Searched refs:D31 (Results 1 – 25 of 120) sorted by relevance

12345

/external/llvm-project/clang/tools/clang-format-vs/
DClangFormat.sln6 …4F79EFBC}") = "ClangFormat", "ClangFormat\ClangFormat.csproj", "{7FD1783E-2D31-4D05-BF23-6EBE1B42B…
14 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Debug|Any CPU.ActiveCfg = Debug|Any CPU
15 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Debug|Any CPU.Build.0 = Debug|Any CPU
16 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Release|Any CPU.ActiveCfg = Release|Any CPU
17 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Release|Any CPU.Build.0 = Release|Any CPU
/external/clang/tools/clang-format-vs/
DClangFormat.sln4 …4F79EFBC}") = "ClangFormat", "ClangFormat\ClangFormat.csproj", "{7FD1783E-2D31-4D05-BF23-6EBE1B42B…
12 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Debug|Any CPU.ActiveCfg = Debug|Any CPU
13 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Debug|Any CPU.Build.0 = Debug|Any CPU
14 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Release|Any CPU.ActiveCfg = Release|Any CPU
15 {7FD1783E-2D31-4D05-BF23-6EBE1B42B608}.Release|Any CPU.Build.0 = Release|Any CPU
/external/libhevc/common/arm/
Dihevc_sao_band_offset_luma.s107 VDUP.8 D31,r11 @band_pos
125 … VADD.I8 D5,D1,D31 @band_table.val[0] = vadd_u8(band_table.val[0], band_pos)
128 … VADD.I8 D6,D2,D31 @band_table.val[1] = vadd_u8(band_table.val[1], band_pos)
131 … VADD.I8 D7,D3,D31 @band_table.val[2] = vadd_u8(band_table.val[2], band_pos)
134 … VADD.I8 D8,D4,D31 @band_table.val[3] = vadd_u8(band_table.val[3], band_pos)
207 VSUB.I8 D14,D13,D31 @vsub_u8(au1_cur_row, band_pos)
210 VSUB.I8 D16,D15,D31 @vsub_u8(au1_cur_row, band_pos)
213 VSUB.I8 D18,D17,D31 @vsub_u8(au1_cur_row, band_pos)
216 VSUB.I8 D20,D19,D31 @vsub_u8(au1_cur_row, band_pos)
Dihevc_sao_band_offset_chroma.s119 VDUP.8 D31,r6 @band_pos_u
133 …VADD.I8 D5,D1,D31 @band_table_u.val[0] = vadd_u8(band_table_u.val[0], sao_ba…
136 …VADD.I8 D6,D2,D31 @band_table_u.val[1] = vadd_u8(band_table_u.val[1], sao_ba…
139 …VADD.I8 D7,D3,D31 @band_table_u.val[2] = vadd_u8(band_table_u.val[2], sao_ba…
142 …VADD.I8 D8,D4,D31 @band_table_u.val[3] = vadd_u8(band_table_u.val[3], sao_ba…
299 VSUB.I8 D7,D5,D31 @vsub_u8(au1_cur_row_deint.val[0], band_pos_u)
305 VSUB.I8 D15,D13,D31 @vsub_u8(au1_cur_row_deint.val[0], band_pos_u)
311 VSUB.I8 D19,D17,D31 @vsub_u8(au1_cur_row_deint.val[0], band_pos_u)
317 VSUB.I8 D23,D21,D31 @vsub_u8(au1_cur_row_deint.val[0], band_pos_u)
353 VSUB.I8 D7,D5,D31 @vsub_u8(au1_cur_row_deint.val[0], band_pos_u)
[all …]
Dihevc_sao_edge_offset_class1.s141 VLD1.8 D31,[r12]! @vld1q_u8(pu1_src[(ht - 1) * src_strd])
159 VLD1.8 D31,[r6] @II pu1_next_row = vld1q_u8(pu1_src_cpy + src_strd)
224 VMOVN.I16 D31,Q14 @II vmovn_s16(pi2_tmp_cur_row.val[1])
259 VMOVN.I16 D31,Q14 @vmovn_s16(pi2_tmp_cur_row.val[1])
301 VLD1.8 D31,[r6] @II pu1_next_row = vld1q_u8(pu1_src_cpy + src_strd)
Dihevc_sao_edge_offset_class1_chroma.s145 VLD1.8 D31,[r12]! @vld1q_u8(pu1_src[(ht - 1) * src_strd])
163 VLD1.8 D31,[r6] @II pu1_next_row = vld1q_u8(pu1_src_cpy + src_strd)
236 VMOVN.I16 D31,Q14 @II vmovn_s16(pi2_tmp_cur_row.val[1])
276 VMOVN.I16 D31,Q14 @vmovn_s16(pi2_tmp_cur_row.val[1])
318 VLD1.8 D31,[r6] @II pu1_next_row = vld1q_u8(pu1_src_cpy + src_strd)
Dihevc_resi_trans_32x32_a9q.s129 VLD1.S32 D31[0],[R9],R12
130 VLD1.S32 D31[1],[R9],R12 @ D31 - [16 0] [16 1] [24 0] [24 1]
132 VTRN.S32 D30,D31 @ D30 - [0 0] [0 1] [16 0] [16 1]
133 VTRN.S16 D30,D31 @ D31 - [8 0] [8 1] [24 0] [24 1]
134 VST1.S16 {D30,D31},[SP]
198 VADDW.S16 Q14,Q14,D31
333 VSWP D18,D31 @R1 transpose2
365 VST1.32 D31,[R2],R10 @ 1st cycle dual issued with MLAL
834 VLD1.S32 D31,[R9],R12 @ D31: [24 0] [24 1]
Dihevc_sao_edge_offset_class0_chroma.s168 VLD1.8 D31,[r12] @II Iteration pu1_cur_row = vld1q_u8(pu1_src_cpy)
269 …VMOVL.U8 Q15,D31 @II pi2_tmp_cur_row.val[1] = vreinterpretq_s16_u16(vmovl_u…
331 VLD1.8 D31,[r12] @II pu1_cur_row = vld1q_u8(pu1_src_cpy)
/external/libhevc/decoder/arm/
Dihevcd_fmt_conv_420sp_to_rgba8888.s167 VLD2.8 {D30,D31},[R0]! @//D0 - Y0,Y2,Y4,Y6,Y8,Y10,Y12,Y14 row 1
223 VADDW.U8 Q10,Q4,D31 @//Q10 - HAS Y + B
224 VADDW.U8 Q11,Q5,D31 @//Q11 - HAS Y + R
225 VADDW.U8 Q12,Q6,D31 @//Q12 - HAS Y + G
270 VLD2.8 {D30,D31},[R0]! @//D0 - Y0,Y2,Y4,Y6,Y8,Y10,Y12,Y14 row 1
354 VADDW.U8 Q10,Q4,D31 @//Q10 - HAS Y + B
355 VADDW.U8 Q11,Q5,D31 @//Q11 - HAS Y + R
356 VADDW.U8 Q12,Q6,D31 @//Q12 - HAS Y + G
/external/harfbuzz_ng/test/shaping/data/in-house/tests/
Dindic-old-spec.tests2 ../fonts/270b89df543a7e48e206a2d830c0e10e5265c630.ttf::U+0D38,U+0D4D,U+0D31,U+0D4D,U+0D31,U+0D4D:[g…
/external/libxaac/decoder/armv7/
Dixheaacd_post_twiddle_overlap.s303 VUZP.16 D30, D31
319 VMLAL.S16 Q2, D31, D12
373 VMULL.S32 Q11, D31, D1
379 VMULL.S32 Q4, D31, D1
441 VUZP.16 D30, D31
559 VUZP.16 D30, D31
574 VMLAL.S16 Q2, D31, D12
630 VMULL.S32 Q11, D31, D1
638 VMULL.S32 Q4, D31, D1
704 VUZP.16 D30, D31
[all …]
Dia_xheaacd_mps_reoder_mulshift_acc.s225 VADD.I64 D31, D31, D24
/external/grpc-grpc/src/csharp/
DGrpc.sln26 …ng", "Grpc.IntegrationTesting\Grpc.IntegrationTesting.csproj", "{CB43BF5B-4D31-4347-A97A-0164B1248…
88 {CB43BF5B-4D31-4347-A97A-0164B1248B39}.Debug|Any CPU.ActiveCfg = Debug|Any CPU
89 {CB43BF5B-4D31-4347-A97A-0164B1248B39}.Debug|Any CPU.Build.0 = Debug|Any CPU
90 {CB43BF5B-4D31-4347-A97A-0164B1248B39}.Release|Any CPU.ActiveCfg = Release|Any CPU
91 {CB43BF5B-4D31-4347-A97A-0164B1248B39}.Release|Any CPU.Build.0 = Release|Any CPU
/external/llvm-project/llvm/test/CodeGen/Hexagon/
Disel-zext-vNi1.ll48 ; CHECK: r[[D31:([0-9]+:[0-9]+)]] = mask(p[[P30]])
49 ; CHECK: r1:0 = and(r[[D31]],r[[D30]])
/external/llvm-project/llvm/test/MC/MachO/
Dx86_64-symbols.s98 D31: label
Dx86_32-symbols.s98 D31: label
/external/llvm/test/MC/MachO/
Dx86_64-symbols.s98 D31: label
Dx86_32-symbols.s98 D31: label
/external/llvm/lib/Target/ARM/
DARMBaseRegisterInfo.h67 case D31: case D30: case D29: case D28: in isARMArea3Register()
DARMRegisterInfo.td134 def D31 : ARMFReg<31, "d31">, DwarfRegNum<[287]>;
155 def Q15 : ARMReg<15, "q15", [D30, D31]>;
293 // Allocate non-VFP2 registers D16-D31 first, and prefer even registers on
340 // Allocate starting at non-VFP2 registers D16-D31 first.
/external/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h143 case AArch64::D31: return AArch64::B31; in getBRegFromDReg()
183 case AArch64::B31: return AArch64::D31; in getDRegFromBReg()
/external/llvm-project/llvm/lib/Target/ARM/
DARMBaseRegisterInfo.h82 case D31: case D30: case D29: case D28: in isARMArea3Register()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMBaseRegisterInfo.h79 case D31: case D30: case D29: case D28: in isARMArea3Register()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h142 case AArch64::D31: return AArch64::B31; in getBRegFromDReg()
182 case AArch64::B31: return AArch64::D31; in getDRegFromBReg()
/external/llvm-project/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h142 case AArch64::D31: return AArch64::B31; in getBRegFromDReg()
182 case AArch64::B31: return AArch64::D31; in getDRegFromBReg()

12345