Home
last modified time | relevance | path

Searched refs:IMR1_CORE2_A53 (Results 1 – 9 of 9) sorted by relevance

/external/arm-trusted-firmware/plat/imx/imx8m/imx8mq/
Dgpc.c134 mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0); in imx_gpc_init()
144 mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53, 0xFFFFFFFE); in imx_gpc_init()
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mm/
Dgpc.c31 mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0); in imx_gpc_init()
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mq/include/
Dgpc_reg.h20 #define IMR1_CORE2_A53 0x1C0 macro
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mn/
Dgpc.c33 mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0); in imx_gpc_init()
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mn/include/
Dgpc_reg.h20 #define IMR1_CORE2_A53 0x1C0 macro
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mm/include/
Dgpc_reg.h20 #define IMR1_CORE2_A53 0x1C0 macro
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mp/include/
Dgpc_reg.h20 #define IMR1_CORE2_A53 0x194 macro
/external/arm-trusted-firmware/plat/imx/imx8m/
Dgpc_common.c19 static uint32_t gpc_imr_offset[] = { IMR1_CORE0_A53, IMR1_CORE1_A53, IMR1_CORE2_A53, IMR1_CORE3_A53…
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mp/
Dgpc.c312 mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0); in imx_gpc_init()