Searched refs:MPIDR_MT_MASK (Results 1 – 21 of 21) sorted by relevance
26 assert((read_mpidr_el1() & MPIDR_MT_MASK) != 0); in plat_core_pos_by_mpidr()32 mpidr |= MPIDR_MT_MASK; in plat_core_pos_by_mpidr()
45 if (read_mpidr() & MPIDR_MT_MASK) { in plat_core_pos_by_mpidr()
59 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in plat_core_pos_by_mpidr()
38 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in brcm_gicv3_mpidr_hash()
35 tst x0, #MPIDR_MT_MASK
237 reg_prop = mpidr & MPID_MASK & ~MPIDR_MT_MASK; in fdt_add_cpu()361 (read_mpidr_el1() & MPIDR_MT_MASK); in fdt_add_cpus_node()
37 tst x1, #MPIDR_MT_MASK
58 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in versal_gicv3_mpidr_hash()
60 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in marvell_gicv3_mpidr_hash()
37 tst x0, #MPIDR_MT_MASK
121 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in plat_core_pos_by_mpidr()
58 temp_mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in fvp_gicv3_mpidr_hash()
366 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U) in fvp_config_setup()
111 tst r0, #MPIDR_MT_MASK
128 tst r0, #MPIDR_MT_MASK
162 tst x0, #MPIDR_MT_MASK
73 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); in DEFINE_LOAD_SYM_ADDR()
62 if ((mpidr & MPIDR_MT_MASK) == 0) { /* MT not supported */ in plat_qti_my_cluster_pos()
135 tst x0, #MPIDR_MT_MASK
27 #define MPIDR_MT_MASK (U(1) << 24) macro54 #define MPID_MASK (MPIDR_MT_MASK |\
30 #define MPIDR_MT_MASK (ULL(1) << 24) macro62 #define MPID_MASK (MPIDR_MT_MASK | \