/external/llvm-project/llvm/test/MC/ARM/ |
D | thumbv8m.s | 200 MSR PSP_NS, r2 label 204 MSR CONTROL_NS, r4 label 212 MSR MSPLIM,r8 label 214 MSR PSPLIM,r9 label 219 MSR PSPLIM_NS, r11 label 224 MSR FAULTMASK_NS, r14 label 231 MSR 146, r8 label
|
D | thumbv7m.s | 22 @ MSR
|
D | thumbv7em.s | 10 @ MSR
|
D | thumb2-mclass.s | 38 @ MSR
|
/external/llvm/test/MC/ARM/ |
D | thumbv8m.s | 200 MSR PSP_NS, r2 label 204 MSR CONTROL_NS, r4 label 212 MSR MSPLIM,r8 label 214 MSR PSPLIM,r9 label 220 MSR PSPLIM_NS, r11 label 229 MSR FAULTMASK_NS, r14 label
|
D | thumbv7m.s | 22 @ MSR
|
D | thumbv7em.s | 10 @ MSR
|
D | thumb2-mclass.s | 38 @ MSR
|
/external/llvm-project/clang/lib/StaticAnalyzer/Checkers/cert/ |
D | PutenvWithAutoChecker.cpp | 46 const MemSpaceRegion *MSR = ArgV.getAsRegion()->getMemorySpace(); in checkPostCall() local 48 if (!isa<StackSpaceRegion>(MSR)) in checkPostCall()
|
/external/llvm-project/llvm/test/CodeGen/SystemZ/ |
D | misched-readadvances.mir | 10 # CHECK: SU(4): renamable $r2l = MSR renamable $r2l(tied-def 0), renamable $r2l 29 %2.subreg_l32:addr64bit = MSR %2.subreg_l32, %2.subreg_l32
|
D | regcoal-subranges-update.mir | 29 ; CHECK: [[LGHI1]].subreg_l32:gr64bit = MSR [[LGHI1]].subreg_l32, [[LGHI1]].subreg_l32 36 %1:gr32bit = MSR %1, %1
|
D | int-mul-02.ll | 7 ; Check MSR. 133 ; Check that multiplications of spilled values can use MS rather than MSR.
|
/external/llvm/test/CodeGen/AArch64/ |
D | flags-multiuse.ll | 25 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
|
/external/google-breakpad/src/third_party/libdisasm/ |
D | TODO | 22 * sysenter, sysexit as CALL types -- preceded by MSR writes
|
/external/llvm-project/llvm/test/CodeGen/AArch64/ |
D | flags-multiuse.ll | 28 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
|
/external/crosvm/devices/src/ |
D | serial.rs | 25 const MSR: u8 = 6; constant 350 MSR => { in read()
|
/external/llvm/test/CodeGen/SystemZ/ |
D | int-mul-02.ll | 7 ; Check MSR. 133 ; Check that multiplications of spilled values can use MS rather than MSR.
|
/external/llvm/test/CodeGen/ARM/ |
D | copy-cpsr.ll | 26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
|
/external/llvm/test/MC/Disassembler/ARM/ |
D | thumb-MSR-MClass.txt | 39 # MSR
|
/external/llvm-project/llvm/test/MC/Disassembler/ARM/ |
D | thumb-MSR-MClass.txt | 39 # MSR
|
D | invalid-armv7.txt | 269 # A5.2.11 MSR (immediate), and hints & B6.1.6 MSR (immediate) 529 # Undefined encodings for MSR/MRS (banked register)
|
/external/llvm-project/llvm/test/CodeGen/ARM/ |
D | copy-cpsr.ll | 26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
|
/external/OpenCSD/decoder/tests/snapshots/juno_r1_1/ds-5-dumps/ |
D | Trace_Report_0x15_cpu_5_2015Sep17_105126.txt | 409 EL1N:0xFFFFFFC00008572C D51BD040 MSR TPIDR_EL0,x0 410 EL1N:0xFFFFFFC000085730 D51BD061 MSR TPIDRRO_EL0,x1 432 EL1N:0xFFFFFFC000085730 D51BD061 MSR TPIDRRO_EL0,x1 569 EL1N:0xFFFFFFC000083C1C D50348FF MSR DAIFClr,#8 571 EL1N:0xFFFFFFC000083C24 D50342FF MSR DAIFClr,#2 1009 EL1N:0xFFFFFFC000083C30 D50342DF MSR DAIFSet,#2 1016 EL1N:0xFFFFFFC000083C4C D5184035 MSR ELR_EL1,x21 1017 EL1N:0xFFFFFFC000083C50 D5184016 MSR SPSR_EL1,x22 1172 EL1N:0xFFFFFFC0000841EC D50342DF MSR DAIFSet,#2 1185 EL1N:0xFFFFFFC000084230 D5184035 MSR ELR_EL1,x21 [all …]
|
D | Trace_Report_0x13_cpu_3_2015Sep17_104147.txt | 6 EL1N:0xFFFFFFC000096A08 D5182000 MSR TTBR0_EL1,x0 43 EL1N:0xFFFFFFC000083D9C D50348FF MSR DAIFClr,#8 101 EL1N:0xFFFFFFC0000A2E2C D50342DF MSR DAIFSet,#2 193 EL1N:0xFFFFFFC0000A2E64 D50342DF MSR DAIFSet,#2 227 EL1N:0xFFFFFFC0000A2E64 D50342DF MSR DAIFSet,#2 411 EL1N:0xFFFFFFC0000ABE08 D50342FF MSR DAIFClr,#2 499 EL1N:0xFFFFFFC000083DC4 D5184035 MSR ELR_EL1,x21 500 EL1N:0xFFFFFFC000083DC8 D5184016 MSR SPSR_EL1,x22 520 EL1N:0xFFFFFFC000085180 D50341FF MSR DAIFClr,#1
|
/external/mesa3d/src/gallium/drivers/swr/rasterizer/common/ |
D | isa.hpp | 70 bool MSR(void) { return CPU_Rep.f_1_EDX_[5]; } in MSR() function in InstructionSet
|