Home
last modified time | relevance | path

Searched refs:MSR (Results 1 – 25 of 133) sorted by relevance

123456

/external/llvm-project/llvm/test/MC/ARM/
Dthumbv8m.s200 MSR PSP_NS, r2 label
204 MSR CONTROL_NS, r4 label
212 MSR MSPLIM,r8 label
214 MSR PSPLIM,r9 label
219 MSR PSPLIM_NS, r11 label
224 MSR FAULTMASK_NS, r14 label
231 MSR 146, r8 label
Dthumbv7m.s22 @ MSR
Dthumbv7em.s10 @ MSR
Dthumb2-mclass.s38 @ MSR
/external/llvm/test/MC/ARM/
Dthumbv8m.s200 MSR PSP_NS, r2 label
204 MSR CONTROL_NS, r4 label
212 MSR MSPLIM,r8 label
214 MSR PSPLIM,r9 label
220 MSR PSPLIM_NS, r11 label
229 MSR FAULTMASK_NS, r14 label
Dthumbv7m.s22 @ MSR
Dthumbv7em.s10 @ MSR
Dthumb2-mclass.s38 @ MSR
/external/llvm-project/clang/lib/StaticAnalyzer/Checkers/cert/
DPutenvWithAutoChecker.cpp46 const MemSpaceRegion *MSR = ArgV.getAsRegion()->getMemorySpace(); in checkPostCall() local
48 if (!isa<StackSpaceRegion>(MSR)) in checkPostCall()
/external/llvm-project/llvm/test/CodeGen/SystemZ/
Dmisched-readadvances.mir10 # CHECK: SU(4): renamable $r2l = MSR renamable $r2l(tied-def 0), renamable $r2l
29 %2.subreg_l32:addr64bit = MSR %2.subreg_l32, %2.subreg_l32
Dregcoal-subranges-update.mir29 ; CHECK: [[LGHI1]].subreg_l32:gr64bit = MSR [[LGHI1]].subreg_l32, [[LGHI1]].subreg_l32
36 %1:gr32bit = MSR %1, %1
Dint-mul-02.ll7 ; Check MSR.
133 ; Check that multiplications of spilled values can use MS rather than MSR.
/external/llvm/test/CodeGen/AArch64/
Dflags-multiuse.ll25 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
/external/google-breakpad/src/third_party/libdisasm/
DTODO22 * sysenter, sysexit as CALL types -- preceded by MSR writes
/external/llvm-project/llvm/test/CodeGen/AArch64/
Dflags-multiuse.ll28 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
/external/crosvm/devices/src/
Dserial.rs25 const MSR: u8 = 6; constant
350 MSR => { in read()
/external/llvm/test/CodeGen/SystemZ/
Dint-mul-02.ll7 ; Check MSR.
133 ; Check that multiplications of spilled values can use MS rather than MSR.
/external/llvm/test/CodeGen/ARM/
Dcopy-cpsr.ll26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
/external/llvm/test/MC/Disassembler/ARM/
Dthumb-MSR-MClass.txt39 # MSR
/external/llvm-project/llvm/test/MC/Disassembler/ARM/
Dthumb-MSR-MClass.txt39 # MSR
Dinvalid-armv7.txt269 # A5.2.11 MSR (immediate), and hints & B6.1.6 MSR (immediate)
529 # Undefined encodings for MSR/MRS (banked register)
/external/llvm-project/llvm/test/CodeGen/ARM/
Dcopy-cpsr.ll26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
/external/OpenCSD/decoder/tests/snapshots/juno_r1_1/ds-5-dumps/
DTrace_Report_0x15_cpu_5_2015Sep17_105126.txt409 EL1N:0xFFFFFFC00008572C D51BD040 MSR TPIDR_EL0,x0
410 EL1N:0xFFFFFFC000085730 D51BD061 MSR TPIDRRO_EL0,x1
432 EL1N:0xFFFFFFC000085730 D51BD061 MSR TPIDRRO_EL0,x1
569 EL1N:0xFFFFFFC000083C1C D50348FF MSR DAIFClr,#8
571 EL1N:0xFFFFFFC000083C24 D50342FF MSR DAIFClr,#2
1009 EL1N:0xFFFFFFC000083C30 D50342DF MSR DAIFSet,#2
1016 EL1N:0xFFFFFFC000083C4C D5184035 MSR ELR_EL1,x21
1017 EL1N:0xFFFFFFC000083C50 D5184016 MSR SPSR_EL1,x22
1172 EL1N:0xFFFFFFC0000841EC D50342DF MSR DAIFSet,#2
1185 EL1N:0xFFFFFFC000084230 D5184035 MSR ELR_EL1,x21
[all …]
DTrace_Report_0x13_cpu_3_2015Sep17_104147.txt6 EL1N:0xFFFFFFC000096A08 D5182000 MSR TTBR0_EL1,x0
43 EL1N:0xFFFFFFC000083D9C D50348FF MSR DAIFClr,#8
101 EL1N:0xFFFFFFC0000A2E2C D50342DF MSR DAIFSet,#2
193 EL1N:0xFFFFFFC0000A2E64 D50342DF MSR DAIFSet,#2
227 EL1N:0xFFFFFFC0000A2E64 D50342DF MSR DAIFSet,#2
411 EL1N:0xFFFFFFC0000ABE08 D50342FF MSR DAIFClr,#2
499 EL1N:0xFFFFFFC000083DC4 D5184035 MSR ELR_EL1,x21
500 EL1N:0xFFFFFFC000083DC8 D5184016 MSR SPSR_EL1,x22
520 EL1N:0xFFFFFFC000085180 D50341FF MSR DAIFClr,#1
/external/mesa3d/src/gallium/drivers/swr/rasterizer/common/
Disa.hpp70 bool MSR(void) { return CPU_Rep.f_1_EDX_[5]; } in MSR() function in InstructionSet

123456