Home
last modified time | relevance | path

Searched refs:RegIndex (Results 1 – 15 of 15) sorted by relevance

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DR600InstrInfo.cpp1017 unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex, in calculateIndirectAddress() argument
1020 return RegIndex; in calculateIndirectAddress()
1037 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); in expandPostRAPseudo() local
1039 unsigned Address = calculateIndirectAddress(RegIndex, Channel); in expandPostRAPseudo()
1051 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); in expandPostRAPseudo() local
1053 unsigned Address = calculateIndirectAddress(RegIndex, Channel); in expandPostRAPseudo()
1060 calculateIndirectAddress(RegIndex, Channel), in expandPostRAPseudo()
1198 unsigned RegIndex; in getIndirectIndexBegin() local
1200 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd; in getIndirectIndexBegin()
1201 ++RegIndex) { in getIndirectIndexBegin()
[all …]
DR600InstrInfo.h226 unsigned calculateIndirectAddress(unsigned RegIndex, unsigned Channel) const;
/external/llvm-project/llvm/lib/Target/AMDGPU/
DR600InstrInfo.cpp1018 unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex, in calculateIndirectAddress() argument
1021 return RegIndex; in calculateIndirectAddress()
1038 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); in expandPostRAPseudo() local
1040 unsigned Address = calculateIndirectAddress(RegIndex, Channel); in expandPostRAPseudo()
1052 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); in expandPostRAPseudo() local
1054 unsigned Address = calculateIndirectAddress(RegIndex, Channel); in expandPostRAPseudo()
1061 calculateIndirectAddress(RegIndex, Channel), in expandPostRAPseudo()
1199 unsigned RegIndex; in getIndirectIndexBegin() local
1201 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd; in getIndirectIndexBegin()
1202 ++RegIndex) { in getIndirectIndexBegin()
[all …]
DR600InstrInfo.h226 unsigned calculateIndirectAddress(unsigned RegIndex, unsigned Channel) const;
/external/llvm/lib/Target/AMDGPU/
DR600InstrInfo.cpp1036 unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex, in calculateIndirectAddress() argument
1039 return RegIndex; in calculateIndirectAddress()
1056 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); in expandPostRAPseudo() local
1058 unsigned Address = calculateIndirectAddress(RegIndex, Channel); in expandPostRAPseudo()
1070 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); in expandPostRAPseudo() local
1072 unsigned Address = calculateIndirectAddress(RegIndex, Channel); in expandPostRAPseudo()
1079 calculateIndirectAddress(RegIndex, Channel), in expandPostRAPseudo()
1221 unsigned RegIndex; in getIndirectIndexBegin() local
1223 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd; in getIndirectIndexBegin()
1224 ++RegIndex) { in getIndirectIndexBegin()
[all …]
DR600InstrInfo.h225 unsigned calculateIndirectAddress(unsigned RegIndex, unsigned Channel) const;
/external/swiftshader/third_party/subzero/src/
DIceTargetLowering.cpp184 for (int32_t RegIndex = 0; RegIndex < NumRegs; ++RegIndex) { in filterTypeToRegisterSet() local
185 const auto RegNum = RegNumT::fromInt(RegIndex); in filterTypeToRegisterSet()
206 const int32_t RegIndex = RegNameToIndex.at(RName); in filterTypeToRegisterSet() local
211 RegSet[TypeIndex][RegIndex] = TypeToRegisterSet[TypeIndex][RegIndex]; in filterTypeToRegisterSet()
DIceTargetLoweringARM32.cpp6358 Variable *RegIndex = nullptr; in legalize() local
6366 RegIndex = legalizeToReg(Index); in legalize()
6378 if (Base != RegBase || Index != RegIndex) { in legalize()
6381 if (RegIndex) { in legalize()
6382 Mem = OperandARM32Mem::create(Func, Ty, RegBase, RegIndex, in legalize()
DIceTargetLoweringX86BaseImpl.h7943 Variable *RegIndex = nullptr;
7952 RegIndex = llvm::cast<Variable>(
7956 if (Base != RegBase || Index != RegIndex) {
7957 Mem = X86OperandMem::create(Func, Ty, RegBase, Offset, RegIndex, Shift,
/external/llvm/lib/CodeGen/
DRegisterCoalescer.cpp1168 SlotIndex RegIndex = Idx.getRegSlot(); in eliminateUndefCopy() local
1171 VNInfo *VNI = DstLI.getVNInfoAt(RegIndex); in eliminateUndefCopy()
1180 VNInfo *SVNI = SR.getVNInfoAt(RegIndex); in eliminateUndefCopy()
1181 assert(SVNI != nullptr && SlotIndex::isSameInstr(SVNI->def, RegIndex)); in eliminateUndefCopy()
1186 LIS->removeVRegDefAt(DstLI, RegIndex); in eliminateUndefCopy()
/external/llvm-project/llvm/lib/CodeGen/
DRegisterCoalescer.cpp1602 SlotIndex RegIndex = Idx.getRegSlot(); in eliminateUndefCopy() local
1603 LiveRange::Segment *Seg = DstLI.getSegmentContaining(RegIndex); in eliminateUndefCopy()
1624 VNInfo *VNI = DstLI.getVNInfoAt(RegIndex); in eliminateUndefCopy()
1633 VNInfo *SVNI = SR.getVNInfoAt(RegIndex); in eliminateUndefCopy()
1634 assert(SVNI != nullptr && SlotIndex::isSameInstr(SVNI->def, RegIndex)); in eliminateUndefCopy()
1639 LIS->removeVRegDefAt(DstLI, RegIndex); in eliminateUndefCopy()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DRegisterCoalescer.cpp1576 SlotIndex RegIndex = Idx.getRegSlot(); in eliminateUndefCopy() local
1577 LiveRange::Segment *Seg = DstLI.getSegmentContaining(RegIndex); in eliminateUndefCopy()
1598 VNInfo *VNI = DstLI.getVNInfoAt(RegIndex); in eliminateUndefCopy()
1607 VNInfo *SVNI = SR.getVNInfoAt(RegIndex); in eliminateUndefCopy()
1608 assert(SVNI != nullptr && SlotIndex::isSameInstr(SVNI->def, RegIndex)); in eliminateUndefCopy()
1613 LIS->removeVRegDefAt(DstLI, RegIndex); in eliminateUndefCopy()
/external/llvm/lib/Target/Mips/AsmParser/
DMipsAsmParser.cpp546 void warnIfRegIndexIsAT(unsigned RegIndex, SMLoc Loc);
3918 void MipsAsmParser::warnIfRegIndexIsAT(unsigned RegIndex, SMLoc Loc) { in warnIfRegIndexIsAT() argument
3919 if (RegIndex != 0 && AssemblerOptions.back()->getATRegIndex() == RegIndex) in warnIfRegIndexIsAT()
3920 Warning(Loc, "used $at (currently $" + Twine(RegIndex) + in warnIfRegIndexIsAT()
/external/llvm-project/llvm/lib/Target/Mips/AsmParser/
DMipsAsmParser.cpp729 void warnIfRegIndexIsAT(unsigned RegIndex, SMLoc Loc);
6124 void MipsAsmParser::warnIfRegIndexIsAT(unsigned RegIndex, SMLoc Loc) { in warnIfRegIndexIsAT() argument
6125 if (RegIndex != 0 && AssemblerOptions.back()->getATRegIndex() == RegIndex) in warnIfRegIndexIsAT()
6126 Warning(Loc, "used $at (currently $" + Twine(RegIndex) + in warnIfRegIndexIsAT()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/AsmParser/
DMipsAsmParser.cpp713 void warnIfRegIndexIsAT(unsigned RegIndex, SMLoc Loc);
5932 void MipsAsmParser::warnIfRegIndexIsAT(unsigned RegIndex, SMLoc Loc) { in warnIfRegIndexIsAT() argument
5933 if (RegIndex != 0 && AssemblerOptions.back()->getATRegIndex() == RegIndex) in warnIfRegIndexIsAT()
5934 Warning(Loc, "used $at (currently $" + Twine(RegIndex) + in warnIfRegIndexIsAT()