/external/llvm-project/llvm/test/CodeGen/RISCV/ |
D | addc-adde-sube-subc.ll | 5 ; Ensure that the ISDOpcodes ADDC, ADDE, SUBC, SUBE are handled correctly
|
/external/llvm/lib/Target/Mips/ |
D | Mips16ISelDAGToDAG.cpp | 194 case ISD::SUBE: in trySelect() 200 (Opc == ISD::SUBC || Opc == ISD::SUBE)) && in trySelect()
|
D | MipsSEISelDAGToDAG.cpp | 246 (Opc == ISD::SUBC || Opc == ISD::SUBE)) && in selectAddESubE() 732 case ISD::SUBE: { in trySelect()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Lanai/ |
D | LanaiAluCode.h | 126 case ISD::SUBE: in isdToLanaiAluCode()
|
/external/llvm-project/llvm/lib/Target/Lanai/ |
D | LanaiAluCode.h | 126 case ISD::SUBE: in isdToLanaiAluCode()
|
/external/llvm/lib/Target/Lanai/ |
D | LanaiAluCode.h | 127 case ISD::SUBE: in isdToLanaiAluCode()
|
/external/llvm/include/llvm/CodeGen/ |
D | ISDOpcodes.h | 223 ADDE, SUBE, enumerator
|
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/ |
D | ISDOpcodes.h | 233 ADDE, SUBE, enumerator
|
/external/llvm-project/llvm/include/llvm/CodeGen/ |
D | ISDOpcodes.h | 273 SUBE, enumerator
|
/external/llvm/lib/Target/ARM/ |
D | ARMISelLowering.h | 74 SUBE, // Sub using carry enumerator
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
D | SelectionDAGDumper.cpp | 235 case ISD::SUBE: return "sube"; in getOperationName()
|
D | LegalizeIntegerTypes.cpp | 1391 case ISD::SUBE: ExpandIntRes_ADDSUBE(N, Lo, Hi); break; in ExpandIntegerResult() 1755 Hi = DAG.getNode(ISD::SUBE, dl, VTList, HiOps); in ExpandIntRes_ADDSUB() 1836 Hi = DAG.getNode(ISD::SUBE, dl, VTList, HiOps); in ExpandIntRes_ADDSUBC() 3003 SDValue LowCmp = DAG.getNode(ISD::SUBE, dl, VTList, LHSLo, RHSLo, Carry); in ExpandIntOp_SETCCE()
|
/external/llvm/lib/Target/BPF/ |
D | BPFISelLowering.cpp | 93 setOperationAction(ISD::SUBE, MVT::i64, Expand); in BPFTargetLowering()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ |
D | ARMISelLowering.h | 107 SUBE, // Sub using carry enumerator
|
/external/llvm/lib/Target/WebAssembly/ |
D | WebAssemblyISelLowering.cpp | 100 ISD::SUBE}) { in WebAssemblyTargetLowering()
|
/external/llvm-project/llvm/lib/Target/ARM/ |
D | ARMISelLowering.h | 109 SUBE, // Sub using carry enumerator
|
/external/llvm-project/llvm/lib/Target/Sparc/ |
D | SparcISelLowering.cpp | 1558 setOperationAction(ISD::SUBE, MVT::i32, Custom); in SparcTargetLowering() 1564 setOperationAction(ISD::SUBE, MVT::i64, Custom); in SparcTargetLowering() 2912 case ISD::SUBC: hiOpc = ISD::SUBE; break; in LowerADDC_ADDE_SUBC_SUBE() 2913 case ISD::SUBE: hasChain = true; break; in LowerADDC_ADDE_SUBC_SUBE() 3061 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG); in LowerOperation()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Sparc/ |
D | SparcISelLowering.cpp | 1551 setOperationAction(ISD::SUBE, MVT::i32, Custom); in SparcTargetLowering() 1557 setOperationAction(ISD::SUBE, MVT::i64, Custom); in SparcTargetLowering() 2906 case ISD::SUBC: hiOpc = ISD::SUBE; break; in LowerADDC_ADDE_SUBC_SUBE() 2907 case ISD::SUBE: hasChain = true; break; in LowerADDC_ADDE_SUBC_SUBE() 3055 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG); in LowerOperation()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/SelectionDAG/ |
D | SelectionDAGDumper.cpp | 299 case ISD::SUBE: return "sube"; in getOperationName()
|
D | LegalizeIntegerTypes.cpp | 149 case ISD::SUBE: in PromoteIntegerResult() 1890 case ISD::SUBE: ExpandIntRes_ADDSUBE(N, Lo, Hi); break; in ExpandIntegerResult() 2300 Hi = DAG.getNode(ISD::SUBE, dl, VTList, HiOps); in ExpandIntRes_ADDSUB() 2397 Hi = DAG.getNode(ISD::SUBE, dl, VTList, HiOps); in ExpandIntRes_ADDSUBC()
|
/external/llvm-project/llvm/lib/CodeGen/SelectionDAG/ |
D | SelectionDAGDumper.cpp | 304 case ISD::SUBE: return "sube"; in getOperationName()
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonISelLowering.cpp | 1838 setOperationAction(ISD::SUBE, MVT::i8, Expand); in HexagonTargetLowering() 1839 setOperationAction(ISD::SUBE, MVT::i16, Expand); in HexagonTargetLowering() 1840 setOperationAction(ISD::SUBE, MVT::i32, Expand); in HexagonTargetLowering() 1841 setOperationAction(ISD::SUBE, MVT::i64, Expand); in HexagonTargetLowering()
|
/external/llvm/lib/Target/Sparc/ |
D | SparcISelLowering.cpp | 1616 setOperationAction(ISD::SUBE, MVT::i64, Custom); in SparcTargetLowering() 2931 case ISD::SUBC: hiOpc = ISD::SUBE; break; in LowerADDC_ADDE_SUBC_SUBE() 2932 case ISD::SUBE: hasChain = true; break; in LowerADDC_ADDE_SUBC_SUBE() 3080 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG); in LowerOperation()
|
/external/capstone/arch/M680X/ |
D | insn_props.inc | 325 { NOG, mrrr, M680X_REG_E, NOR, true, false }, // SUBE
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
D | AMDGPUISelDAGToDAG.cpp | 760 case ISD::SUBE: { in Select() 1003 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE); in SelectADD_SUB_I64()
|