Home
last modified time | relevance | path

Searched refs:WIDTH_M1_SHIFT_ (Results 1 – 15 of 15) sorted by relevance

/external/llvm/lib/Target/AMDGPU/
DSIDefines.h201 WIDTH_M1_SHIFT_ = 11, enumerator
203 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_)
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DSIModeRegister.cpp200 .addImm(((Width - 1) << AMDGPU::Hwreg::WIDTH_M1_SHIFT_) | in insertSetreg()
251 AMDGPU::Hwreg::WIDTH_M1_SHIFT_) + in processBlockPhase1()
DSIDefines.h356 WIDTH_M1_SHIFT_ = 11, enumerator
358 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_),
DSIFrameLowering.cpp233 (31 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_))); in emitFlatScratchInit()
237 (31 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_))); in emitFlatScratchInit()
DAMDGPULegalizerInfo.cpp1202 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_; in getSegmentAperture()
2054 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_); in toggleSPDenormMode()
DSIISelLowering.cpp4686 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_; in getSegmentAperture()
7728 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_); in LowerFDIV32()
/external/llvm-project/llvm/lib/Target/AMDGPU/
DSIModeRegister.cpp204 .addImm(((Width - 1) << AMDGPU::Hwreg::WIDTH_M1_SHIFT_) | in insertSetreg()
258 AMDGPU::Hwreg::WIDTH_M1_SHIFT_) + in processBlockPhase1()
DSIDefines.h363 WIDTH_M1_SHIFT_ = 11, enumerator
365 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_),
DSIFrameLowering.cpp424 (31 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_))); in emitEntryFunctionFlatScratchInit()
428 (31 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_))); in emitEntryFunctionFlatScratchInit()
DAMDGPULegalizerInfo.cpp1729 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_; in getSegmentAperture()
3163 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_); in toggleSPDenormMode()
DSIISelLowering.cpp5268 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_; in getSegmentAperture()
8401 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_); in LowerFDIV32()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/Utils/
DAMDGPUBaseInfo.cpp749 ((Width - 1) << WIDTH_M1_SHIFT_); in encodeHwreg()
759 Width = ((Val & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; in decodeHwreg()
/external/llvm-project/llvm/lib/Target/AMDGPU/Utils/
DAMDGPUBaseInfo.cpp797 ((Width - 1) << WIDTH_M1_SHIFT_); in encodeHwreg()
807 Width = ((Val & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; in decodeHwreg()
/external/llvm/lib/Target/AMDGPU/InstPrinter/
DAMDGPUInstPrinter.cpp867 const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; in printHwreg()
/external/llvm/lib/Target/AMDGPU/AsmParser/
DAMDGPUAsmParser.cpp1888 … Imm16Val = (HwReg.Id << ID_SHIFT_) | (Offset << OFFSET_SHIFT_) | ((Width-1) << WIDTH_M1_SHIFT_); in parseHwreg()