Home
last modified time | relevance | path

Searched refs:bankw (Results 1 – 16 of 16) sorted by relevance

/external/mesa3d/src/gallium/drivers/r600/
Dradeon_video.c162 wh = surfaces[i]->u.legacy.bankw * surfaces[i]->u.legacy.bankh; in rvid_join_surfaces()
177 surfaces[i]->u.legacy.bankw = surfaces[best_tiling]->u.legacy.bankw; in rvid_join_surfaces()
Devergreen_state.c731 unsigned macro_aspect, tile_split, bankh, bankw, nbanks, fmask_bankh; in evergreen_fill_tex_resource_words() local
810 bankw = tmp->surface.u.legacy.bankw; in evergreen_fill_tex_resource_words()
814 bankw = eg_bank_wh(bankw); in evergreen_fill_tex_resource_words()
898 S_03001C_BANK_WIDTH(bankw) | in evergreen_fill_tex_resource_words()
1121 unsigned non_disp_tiling, macro_aspect, tile_split, bankh, bankw, fmask_bankh, nbanks; in evergreen_set_color_surface_common() local
1159 bankw = rtex->surface.u.legacy.bankw; in evergreen_set_color_surface_common()
1167 bankw = eg_bank_wh(bankw); in evergreen_set_color_surface_common()
1184 S_028C74_BANK_WIDTH(bankw) | in evergreen_set_color_surface_common()
1357 unsigned macro_aspect, tile_split, bankh, bankw, nbanks; in evergreen_init_depth_surface() local
1378 bankw = rtex->surface.u.legacy.bankw; in evergreen_init_depth_surface()
[all …]
Dr600_texture.c284 metadata->u.legacy.bankw = surface->u.legacy.bankw; in r600_texture_init_metadata()
300 surf->u.legacy.bankw = metadata->u.legacy.bankw; in r600_surface_import_metadata()
612 fmask.u.legacy.bankw = rtex->surface.u.legacy.bankw; in r600_texture_get_fmask_info()
843 rtex->surface.surf_size, rtex->surface.surf_alignment, rtex->surface.u.legacy.bankw, in r600_print_texture_info()
Dradeon_uvd.c1241 assert(luma->u.legacy.bankw == chroma->u.legacy.bankw); in ruvd_set_dt_surfaces()
1246 msg->body.decode.dt_surf_tile_config |= RUVD_BANK_WIDTH(bank_wh(luma->u.legacy.bankw)); in ruvd_set_dt_surfaces()
/external/mesa3d/src/gallium/winsys/radeon/drm/
Dradeon_drm_surface.c151 surf_drm->bankw = surf_ws->u.legacy.bankw; in surf_winsys_to_drm()
193 surf_ws->u.legacy.bankw = surf_drm->bankw; in surf_drm_to_winsys()
Dradeon_drm_bo.c901 …surf->u.legacy.bankw = (args.tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANK… in radeon_bo_get_metadata()
924 …md->u.legacy.bankw = (args.tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_… in radeon_bo_get_metadata()
951 args.tiling_flags |= (surf->u.legacy.bankw & RADEON_TILING_EG_BANKW_MASK) << in radeon_bo_set_metadata()
976 args.tiling_flags |= (md->u.legacy.bankw & RADEON_TILING_EG_BANKW_MASK) << in radeon_bo_set_metadata()
/external/libdrm/radeon/
Dradeon_surface.c675 mtilew = (tilew * surf->bankw * surf_man->hw_info.num_pipes) * surf->mtilea; in eg_surface_init_2d()
760 switch (surf->bankw) { in eg_surface_sanity()
780 if ((tileb * surf->bankh * surf->bankw) < surf_man->hw_info.group_bytes) { in eg_surface_sanity()
919 surf->bankw = 1; in eg_surface_best()
924 if ((tileb * surf->bankh * surf->bankw) >= surf_man->hw_info.group_bytes) { in eg_surface_best()
998 surf->bankw = 1; in eg_surface_best()
1013 if ((tileb * surf->bankh * surf->bankw) >= surf_man->hw_info.group_bytes) { in eg_surface_best()
1019 (surf->bankw * surf_man->hw_info.num_pipes)) >> 16; in eg_surface_best()
1321 surf->bankw = 1; in si_surface_sanity()
1399 …si_gb_tile_mode(gb_tile_mode, NULL, NULL, &surf->mtilea, &surf->bankw, &surf->bankh, &surf->tile_s… in si_surface_sanity()
[all …]
Dradeon_surface.h130 uint32_t bankw; member
/external/mesa3d/src/amd/common/
Dac_surface.h104 unsigned bankw : 4; /* max 8 */ member
Dac_surface.c732 surf->u.legacy.bankw = csio->pTileInfo->bankWidth; in gfx6_surface_settings()
982 AddrSurfInfoIn.tileMode >= ADDR_TM_2D_TILED_THIN1 && surf->u.legacy.bankw && in gfx6_compute_surface()
987 AddrTileInfoIn.bankWidth = surf->u.legacy.bankw; in gfx6_compute_surface()
2238 surf->u.legacy.bankw = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in ac_surface_set_bo_metadata()
2291 *tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH, util_logbase2(surf->u.legacy.bankw)); in ac_surface_get_bo_metadata()
/external/mesa3d/src/amd/vulkan/
Dradv_radeon_winsys.h137 unsigned bankw; member
Dradv_image.c334 surface->u.legacy.bankw = md->u.legacy.bankw; in radv_patch_surface_from_metadata()
1238 metadata->u.legacy.bankw = surface->u.legacy.bankw; in radv_init_metadata()
/external/mesa3d/src/gallium/drivers/radeon/
Dradeon_winsys.h221 unsigned bankw; member
Dradeon_uvd.c1475 assert(luma->u.legacy.bankw == chroma->u.legacy.bankw); in si_uvd_set_dt_surfaces()
1480 msg->body.decode.dt_surf_tile_config |= RUVD_BANK_WIDTH(bank_wh(luma->u.legacy.bankw)); in si_uvd_set_dt_surfaces()
/external/mesa3d/src/amd/vulkan/winsys/amdgpu/
Dradv_amdgpu_bo.c801 tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH, util_logbase2(md->u.legacy.bankw)); in radv_amdgpu_winsys_bo_set_metadata()
847 md->u.legacy.bankw = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in radv_amdgpu_winsys_bo_get_metadata()
/external/mesa3d/src/gallium/drivers/radeonsi/
Dsi_texture.c893 tex->surface.surf_size, tex->surface.surf_alignment, tex->surface.u.legacy.bankw, in si_print_texture_info()