Home
last modified time | relevance | path

Searched refs:cci_enable_snoop_dvm_reqs (Results 1 – 18 of 18) sorted by relevance

/external/arm-trusted-firmware/plat/marvell/armada/common/
Dmarvell_cci.c42 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in plat_marvell_interconnect_enter_coherency()
/external/arm-trusted-firmware/plat/layerscape/board/ls1043/
Dls1043_bl1_setup.c50 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in bl1_early_platform_setup()
Dls1043_bl31_setup.c52 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in bl31_early_platform_setup2()
/external/arm-trusted-firmware/plat/arm/common/
Darm_cci.c41 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in plat_arm_interconnect_enter_coherency()
/external/arm-trusted-firmware/plat/hisilicon/hikey/
Dhikey_pm.c65 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); in hikey_pwr_domain_on_finish()
149 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); in hikey_pwr_domain_suspend_finish()
Dhikey_bl31_setup.c85 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in bl31_early_platform_setup2()
/external/arm-trusted-firmware/plat/imx/imx8qm/
Dimx8qm_psci.c108 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); in imx_pwr_domain_on_finish()
251 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); in imx_domain_suspend_finish()
263 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); in imx_domain_suspend_finish()
Dimx8qm_bl31_setup.c358 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in bl31_early_platform_setup2()
/external/arm-trusted-firmware/plat/rockchip/common/aarch64/
Dplatform_common.c78 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()
/external/arm-trusted-firmware/plat/socionext/uniphier/
Duniphier_cci.c27 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in __uniphier_cci_enable()
/external/arm-trusted-firmware/plat/mediatek/mt8173/aarch64/
Dplatform_common.c83 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()
/external/arm-trusted-firmware/plat/renesas/common/
Dbl31_plat_setup.c59 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()
/external/arm-trusted-firmware/include/drivers/arm/
Dcci.h121 void cci_enable_snoop_dvm_reqs(unsigned int master_id);
/external/arm-trusted-firmware/drivers/arm/cci/
Dcci.c133 void cci_enable_snoop_dvm_reqs(unsigned int master_id) in cci_enable_snoop_dvm_reqs() function
/external/arm-trusted-firmware/plat/hisilicon/hikey960/
Dhikey960_bl31_setup.c90 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in bl31_early_platform_setup2()
Dhikey960_pm.c86 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); in hikey960_pwr_domain_on_finish()
/external/arm-trusted-firmware/plat/arm/board/fvp/
Dfvp_common.c414 cci_enable_snoop_dvm_reqs(master); in fvp_interconnect_enable()
/external/arm-trusted-firmware/plat/mediatek/mt6795/
Dbl31_plat_setup.c116 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()