Searched refs:hold_base (Results 1 – 6 of 6) sorted by relevance
143 uintptr_t hold_base = PLAT_RPI3_TM_HOLD_BASE; in rpi3_pwr_domain_on() local147 hold_base += pos * PLAT_RPI3_TM_HOLD_ENTRY_SIZE; in rpi3_pwr_domain_on()149 mmio_write_64(hold_base, PLAT_RPI3_TM_HOLD_STATE_GO); in rpi3_pwr_domain_on()180 uintptr_t hold_base = PLAT_RPI3_TM_HOLD_BASE; in rpi3_pwr_down_wfi() local191 mmio_write_64(hold_base, PLAT_RPI3_TM_HOLD_STATE_BSP_OFF); in rpi3_pwr_down_wfi()
35 uint64_t hold_base[PLATFORM_CORE_COUNT]; variable54 hold_base[pos] = PLAT_FPGA_HOLD_STATE_GO; in fpga_pwr_domain_on()55 flush_dcache_range((uintptr_t)&hold_base[pos], sizeof(uint64_t)); in fpga_pwr_domain_on()
19 uint64_t *hold_base = (uint64_t *)A5DS_HOLD_BASE; in a5ds_pwr_domain_on() local21 hold_base[pos] = A5DS_HOLD_STATE_GO; in a5ds_pwr_domain_on()
143 uint64_t *hold_base = (uint64_t *)PLAT_QEMU_HOLD_BASE; in qemu_pwr_domain_on() local145 hold_base[pos] = PLAT_QEMU_HOLD_STATE_GO; in qemu_pwr_domain_on()
136 uint64_t *hold_base = (uint64_t *)PLAT_QEMU_HOLD_BASE; in qemu_pwr_domain_on() local142 hold_base[pos] = PLAT_QEMU_HOLD_STATE_GO; in qemu_pwr_domain_on()
77 adrp x1, hold_base78 add x1, x1, :lo12:hold_base